US20020008253A1 - Semiconductor memory device and method for fabricating the same - Google Patents
Semiconductor memory device and method for fabricating the same Download PDFInfo
- Publication number
- US20020008253A1 US20020008253A1 US09/964,420 US96442001A US2002008253A1 US 20020008253 A1 US20020008253 A1 US 20020008253A1 US 96442001 A US96442001 A US 96442001A US 2002008253 A1 US2002008253 A1 US 2002008253A1
- Authority
- US
- United States
- Prior art keywords
- region
- layer
- semiconductor layer
- cell
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 120
- 238000000034 method Methods 0.000 title claims description 19
- 230000002093 peripheral effect Effects 0.000 claims abstract description 82
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 45
- 229920005591 polysilicon Polymers 0.000 claims abstract description 45
- 238000002955 isolation Methods 0.000 claims abstract description 40
- 230000015572 biosynthetic process Effects 0.000 claims abstract description 38
- 239000000758 substrate Substances 0.000 claims abstract description 38
- 239000003990 capacitor Substances 0.000 claims abstract description 31
- 239000012535 impurity Substances 0.000 claims abstract description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 15
- 229910052710 silicon Inorganic materials 0.000 claims description 15
- 239000010703 silicon Substances 0.000 claims description 15
- 239000002184 metal Substances 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 4
- 238000005498 polishing Methods 0.000 claims description 4
- 230000007306 turnover Effects 0.000 claims description 3
- 239000011521 glass Substances 0.000 claims description 2
- 239000010453 quartz Substances 0.000 claims description 2
- 229910052594 sapphire Inorganic materials 0.000 claims description 2
- 239000010980 sapphire Substances 0.000 claims description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 2
- 239000000126 substance Substances 0.000 claims description 2
- 238000007517 polishing process Methods 0.000 claims 1
- 230000000694 effects Effects 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 239000012212 insulator Substances 0.000 description 2
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/33—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the capacitor extending under the transistor
Definitions
- This invention relates to a semiconductor memory device using a silicon-on-insulator (SOI) device, and more particularly to a semiconductor memory device capable of reducing the topology between a cell region and a peripheral region and preventing floating body effect.
- SOI silicon-on-insulator
- the high integration of semiconductor devices such as DRAMs goes with reduction of a cell size and in this case, it is indispensable to increase the height of a capacitor so as to assure a desired capacitance.
- the capacitance is inversely proportional to the distance between capacitor electrodes which are a storage node and a plate node and proportional to a dimension of the capacitor electrode and a dielectric constant of a dielectric film. Therefore, reduction of the cell dimension causes the dimension of the capacitor electrode and so as to compensate this, it should be increase the height of the capacitor electrode.
- the capacitor is formed only in a cell region, if the height of the capacitor is increased, the topoloy between the cell region and a peripheral region is largely increased. Accordingly, it is very difficult to form contact holes in the peripheral region in the following formation of metal interconnections.
- the semiconductor integration technology using a single crystal substrate being comprised of bulk Si is at the limit.
- the semiconductor integration technology using the silicon on insulator (SOI) wafer is remarked, which includes a base substrate for supporting means, a buried oxide for bonding medium and a semiconductor layer for providing a device formation region in stack. It is because the devices fabricated in the SOI wafer have advantages of high performance due to reduction of capacitance, low driving voltage due to reduction of a threshold voltage and reduction in latch-up due to complete isolation, as compared with conventional devices fabricated in the silicon substrate.
- a body of a transistor 10 including a channel region 3 a is floated from a base substrate 1 and holes generated by impact ionization in the transistor operation do not go out of the channel region 3 a but remain in the channel region 3 a .
- the SOI devices cause the floating body effect such as Kink phenomenon that the peak of the drain current in the transistor 10 rapidly rises, they do not utilize in general despite the above advantage. Accordingly, the memory device fabricated in the SOI wafer has an undesired characteristic in the circuit aspect, it is applicable to fabricate the semiconductor memory device with high performance and low power.
- the reference numeral 2 designates a buried oxide, 3 a semiconductor layer, 4 an isolation film, 5 a gate oxide, a gate and 7 source/drain region, respectively.
- a semiconductor memory device comprising: a semiconductor layer including a cell region and a peripheral region; a first insulating layer formed over a lower surface of the semiconductor layer and having first and second contact holes exposing the semiconductor layer in the cell region and the semiconductor layer in the peripheral region, respectively; first isolation layers formed in the semiconductor layer of the cell region; second isolation layers formed in the semiconductor layer of the peripheral region to define a device formation region in the peripheral region; a pair of trench layers formed to define a device formation region in the semiconductor layer of the cell region and formed in the semiconductor layer between the first isolation layers to be spaced from the lower surface of the semiconductor layer; a cell transistor formed in the device formation region between the trench layers in the cell region, the cell transistor including a first gate having a first gate oxide formed over an upper surface of the semiconductor layer in the device formation region, first source and drain regions formed in the device formation region of the cell region at the both sides of the first gate and a channel region defined in the device formation region between the first source and
- a method for fabricating a semiconductor memory device comprising the steps of: preparing a silicon substrate including a cell region and a peripheral region; in one surface of silicon substrate, forming first isolation layers in the cell region and second isolation layers in the peripheral region; forming a first insulating layer having first and second contact holes over the one surface of the silicon substrate including the first and second isolation layers; forming a first doped polysilicon layer over the first insulating layer to be buried with the first and second contact holes; patterning the first doped polysilicon layer to form a storage node of a capacitor in the cell region, the doped polysilicon layer remaining in the peripheral region as it is; forming a second insulating layer and a second doped polysilicon layer in turn over the first insulating layer including the storage node in the cell region and over the first doped polysilicon layer in the peripheral region; patterning the second insulating layer and the second doped polysilicon layer to form a dielectric film and a plate node of
- FIG. 1 is a sectional view of a transistor formed in a SOI wafer in the prior art.
- FIG. 2A to FIG. 2G are sectional views illustrating a method for fabricating a semiconductor memory device in accordance with an embodiment of the present invention.
- a semiconductor memory device is fabricated by using a SOI technology.
- the SOI wafer is fabricated following a capacitor formation and then a cell transistor in a cell region and a driving transistor in a peripheral region are formed, respectively.
- a silicon substrate 11 which is divided into a cell region and a peripheral region and is comprised of Si is prepared and first isolation layers 12 a and second isolation layers 12 b are formed in the cell region and the peripheral region of the semiconductor substrate by a LOCOS process, respectively.
- the first isolation layer 12 a has a different thickness from the second isolation layer 12 b and the first isolation layer 12 a in the cell region is formed thicker than the second isolation layer 12 b in the peripheral region.
- the first and second isolation layers 12 a and 12 b use as polishing stoppers in the following CMP process and the thickness of a semiconductor layer for providing a device formation region is limited by the thicknesses of the first and second isolation layers 12 a and 12 b .
- the first isolation layers 12 a are thick as twice as a semiconductor layer desired in the cell region.
- the thickness of the semiconductor layer desired for stable driving of a cell transistor is 200 nm.
- the second isolation layers 12 b are thick as twice as a semiconductor layer desired in the peripheral region.
- the thickness of the semiconductor layer desired for high performance of a driving transistor is 100 nm.
- a first insulating layer 13 is formed over one surface of the semiconductor substrate 11 including the first and the second isolation layers 12 a and 12 b .
- the first isolation layer 13 is used for a buried oxide layer of a SOI wafer which is to be fabricated in the following process.
- the first isolation layer 13 is etched to form a first and a second contact holes 14 a and 14 b , thereby exposing the cell region and the peripheral region of the substrate 11 , respectively.
- the first contact hole 14 a exposing the cell region is for connecting a source region with a storage node of the cell transistor and the contact hole 14 b exposing the peripheral region is for connecting a channel region of the driving transistor and a conduction layer connected to a ground terminal.
- a first doped polysilicon layer 15 is formed over the first insulating layer 13 to be buried with the first and second contact holes 14 a and 14 b .
- a portion of the first doped polysilicon layer 15 in the cell region is patterned to form a storage node 15 a and a portion of the first doped polysilicon layer 15 in the peripheral region remains as it is.
- a second insulating layer 16 and a second doped polysilicon layer 17 are deposited in turn over the resultant surface of the semiconductor substrate 11 and then the second insulating layer 16 and the second doped polysilicon layer 17 in the cell region are etched to form a dielectric film 16 a and a plate node 17 a , thereby forming a capacitor 20 including the storage node 15 a , the dielectric film 16 a and the plate node 17 a in the cell region.
- the second insulating layer 16 and the second doped polysilicon layer 17 remain as it is.
- the remaining first and second doped polysilicon layers and the second insulating layer is a dummy pattern for removing the topology between the cell region and the peripheral region.
- a third insulating layer 21 is formed over the first insulating layer 21 to cover the capacitor 20 in the cell region and over the second doped polysilicon layer 17 in the peripheral region. Then the third insulating layer 21 is polished by chemical mechanical polishing (CMP) method so as to be planarized.
- CMP chemical mechanical polishing
- the third insulating layer 21 is comprised of BPSG, PSG or USG deposited by LPCVD, PECVD or APCVD.
- a base substrate 22 is boned on the planarized third insulating layer.
- the base substrate 22 is comprised of a silicon substrate.
- any one of a quartz substrate, a glass substrate or a sapphire may be used for the base substrate
- FIG. 2F and FIG. 2G are sectional views where the following processes are progressed with turning the base substrate and the semiconductor substrate over.
- another surface of the semiconductor substrate 11 is polished by CMP to form the first semiconductor layer 11 a in the cell region and the second semiconductor layer 11 b in the peripheral region, respectively, until the first and second isolation layers are exposed.
- the first semiconductor layer 11 a in the cell region is formed at a different thickness from the second semiconductor layer 11 b in the peripheral region due to the thickness difference between the first isolation layers 12 a and the second isolation layers 12 b .
- the thickness of the first semiconductor layer 11 a is thicker than that of the second semiconductor layer 11 b .
- To form the first and second semiconductor layers 11 a and 11 b is to form a SOI wafer.
- the capacitor is formed within the SOI wafer so that the topology between the cell region and the peripheral region due to the capacitor formation can be removed.
- a pair of trenches 23 are formed in the first semiconductor layer 11 a of the cell region not to be contacted with the first insulating layer 13 and a pair of trench layers 24 are formed by burying the oxide layer with the pair of trenches 23 .
- the trench layers are formed to be spaced from the one surface of the semiconductor layer 11 a and they serve as isolation layers in the cell region.
- a cell transistor 40 a is formed in the first semiconductor layer 11 a between the pair of the trench layers 24 .
- the cell transistor 40 a includes a first gate 26 a having a first gate oxide 25 a which is formed over the first semiconductor layer 11 a and first source and drain regions 27 a and 28 a which is formed in the first semiconductor layer 11 a at the both sides of the gate 26 a .
- the first source and drain regions 27 a and 28 a are formed to be contacted with the first insulating layer 13 and the trench layers.
- a portion of the first semiconductor layer between the first source and drain regions 27 a and 28 a is a channel region 29 a of the cell transistor 40 a .
- the first source region 27 a is formed to be contacted with the storage node 15 a of the capacitor 20 through the first contact hole 14 a .
- An impurity ions are implanted into the another surface of the first semiconductor layer 11 a to form impurity regions 30 for well pick-up adjacent to the cell transistor 40 a.
- a driving transistor 40 b is simultaneously formed in a device formation region of the second semiconductor layer 12 b in the peripheral region in forming the cell transistor in the cell region.
- the driving transistor 40 b includes a second gate 26 b having a second gate oxide 25 b which is formed over the second semiconductor layer 11 b and second source and drain regions 27 b and 28 b which is formed in the second semiconductor layer 11 b at the both sides of the second gate.
- the second source and drain region 27 b and 28 b are formed to be contacted with the first insulting layer 13 and a channel region 29 b of the driving transistor 40 b between the second source and drain regions 27 b and 28 b in the second semiconductor layer 11 b is contacted with the first doped polysilicon layer 15 .
- a second semiconductor layer 11 b and the first insulating layer 13 are etched to form a third contact hole 31 in the peripheral region except for the device formation region.
- a conduction layer being comprised of conduction material such as polysilicon or metal is formed in the third contact hole 31 .
- the semiconductor memory device of the present invention fabricated by the above mentioned method has advantages as follows. First, the trench layers 24 are formed in the first semiconductor layer 11 a to be spaced from the first insulating layer 13 so that it can control the body potential by applying the predetermined voltage to the impurity regions 30 for well pick-up. Accordingly, it can prevent charges from accumulating in the channel region 29 a of the cell transistor 40 a , thereby obtaining the stable operation characteristic of the cell transistor 40 a.
- the channel region 29 b of the driving transistor 40 b is electrically connected to the conduction layer 32 through the first doped polysilicon layer 15 . If it connects the conduction layer 32 to the ground terminal, holes generated by impact ionization in the driving transistor operation are removed through the first doped polysilicon layer 15 and the conduction layer 32 . Accordingly it can prevent the Kink phenomenon of the drain current, thereby obtaining the stable operation characteristic of the driving transistor 40 b.
- the capacitor is formed within the SOI wafer and it does not cause the topology between the cell region and the peripheral region, thereby carrying out the metal interconnection process in the peripheral region with ease. Furthermore, the semiconductor memory devices fabricated in the SOI wafer can accomplish the high performance due to reduction of the junction capacitance.
- the present invention can prevent the floating body effect in the transistor fabricated in the SOI wafer and remove the topology between the cell region and the peripheral region. Accordingly, it can obtain the stable operation characteristics of the cell transistor and the driving transistor and carry out the metal interconnection process with ease, thereby being capable of fabricating the semiconductor memory device with high performance and low power.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
- Thin Film Transistor (AREA)
Abstract
A semiconductor memory device, comprising: a semiconductor layer including a cell region and a peripheral region; a first insulating layer formed over a lower surface of the semiconductor layer and having first and second contact holes exposing the cell region and the peripheral region, respectively; first isolation layers formed in the semiconductor layer of the cell region; second isolation layers formed in the semiconductor layer of the peripheral region to define a device formation region in the peripheral region; a pair of trench layers formed to a define a device formation region in the semiconductor layer of the cell region and formed in the semiconductor layer between the first isolation layers to be spaced from the lower surface of the semiconductor layer; a cell transistor formed in the device formation region between the trench layers in the cell region, the cell transistor including a first gate having a first gate oxide formed over an upper surface of the semiconductor layer in the device formation region of the cell region, first source and drain regions formed in the device formation region of the cell region at the both sides of the first gate and a channel region defined in the device formation region between the first source and drain regions; a driving transistor formed in the device formation region of the peripheral region, the driving transistor including a second gate having a second gate oxide formed over an upper surface of the semiconductor layer in the device formation region of the peripheral region, second source and drain regions formed in the device formation region of the peripheral region at the both sides of the second gate, and a channel region defined in the device formation region between the second source and drain regions; impurity regions for well pick-up formed in the upper surface of the semiconductor layer adjacent to the cell transistor; a capacitor formed over the first insulating layer in the cell region, the capacitor including a storage node formed over the first insulating layer to be contacted with the first source region of the cell transistor through the first contact hole and a dielectric film and a plate node formed over the storage node; a dummy pattern formed over the first insulating layer in the peripheral region, the dummy pattern including a first doped polysilicon layer, a second insulating layer and a second doped polysilicon layer, the first doped polysilicon being contacted with the channel region of the driving transistor through the second contact hole; a third contact hole formed in the semiconductor layer and the first insulating layer in the peripheral region; a conduction layer formed within the third contact hole to be contacted with the first doped polysilicon layer; a third insulating layer formed over the plate node of the capacitor in the cell region and over the second doped polysilicon layer in the peripheral region; and a base substrate bonded on the third insulating layer.
Description
- This invention relates to a semiconductor memory device using a silicon-on-insulator (SOI) device, and more particularly to a semiconductor memory device capable of reducing the topology between a cell region and a peripheral region and preventing floating body effect.
- The high integration of semiconductor devices such as DRAMs goes with reduction of a cell size and in this case, it is indispensable to increase the height of a capacitor so as to assure a desired capacitance. The capacitance is inversely proportional to the distance between capacitor electrodes which are a storage node and a plate node and proportional to a dimension of the capacitor electrode and a dielectric constant of a dielectric film. Therefore, reduction of the cell dimension causes the dimension of the capacitor electrode and so as to compensate this, it should be increase the height of the capacitor electrode. However, because the capacitor is formed only in a cell region, if the height of the capacitor is increased, the topoloy between the cell region and a peripheral region is largely increased. Accordingly, it is very difficult to form contact holes in the peripheral region in the following formation of metal interconnections.
- On demand for a semiconductor memory device with high performance and low power, various studies on the semiconductor memory device and circuit have been progresses. In a device aspect, the semiconductor integration technology using a single crystal substrate being comprised of bulk Si is at the limit. Instead of the bulk silicon substrate, the semiconductor integration technology using the silicon on insulator (SOI) wafer is remarked, which includes a base substrate for supporting means, a buried oxide for bonding medium and a semiconductor layer for providing a device formation region in stack. It is because the devices fabricated in the SOI wafer have advantages of high performance due to reduction of capacitance, low driving voltage due to reduction of a threshold voltage and reduction in latch-up due to complete isolation, as compared with conventional devices fabricated in the silicon substrate.
- As shown in FIG. 1, a body of a
transistor 10 including achannel region 3 a is floated from abase substrate 1 and holes generated by impact ionization in the transistor operation do not go out of thechannel region 3 a but remain in thechannel region 3 a. Because the SOI devices cause the floating body effect such as Kink phenomenon that the peak of the drain current in thetransistor 10 rapidly rises, they do not utilize in general despite the above advantage. Accordingly, the memory device fabricated in the SOI wafer has an undesired characteristic in the circuit aspect, it is applicable to fabricate the semiconductor memory device with high performance and low power. - In FIG. 1, the
reference numeral 2 designates a buried oxide, 3 a semiconductor layer, 4 an isolation film, 5 a gate oxide, a gate and 7 source/drain region, respectively. - Therefore, so as to fabricate the memory device with high performance and low power using the SOI wafer, it should solve the problem due to topology between the cell region and the peripheral region and the problem due to the floating body effect.
- It is an object of the present invention to provide a semiconductor memory device with high performance and low power and a method for fabricating the same.
- According to an aspect of the present invention, there is provided to a semiconductor memory device, comprising: a semiconductor layer including a cell region and a peripheral region; a first insulating layer formed over a lower surface of the semiconductor layer and having first and second contact holes exposing the semiconductor layer in the cell region and the semiconductor layer in the peripheral region, respectively; first isolation layers formed in the semiconductor layer of the cell region; second isolation layers formed in the semiconductor layer of the peripheral region to define a device formation region in the peripheral region; a pair of trench layers formed to define a device formation region in the semiconductor layer of the cell region and formed in the semiconductor layer between the first isolation layers to be spaced from the lower surface of the semiconductor layer; a cell transistor formed in the device formation region between the trench layers in the cell region, the cell transistor including a first gate having a first gate oxide formed over an upper surface of the semiconductor layer in the device formation region, first source and drain regions formed in the device formation region of the cell region at the both sides of the first gate and a channel region defined in the device formation region between the first source and drain regions; a driving transistor formed in the device formation region of the peripheral region, the driving transistor including a second gate having a second gate oxide formed over an upper surface of the semiconductor layer in the device formation region of the peripheral region, second source and drain regions formed in the device formation region of the peripheral region at the both sides of the second gate, and a channel region defined in the device formation region between the second source and drain regions; impurity regions for well pick-up formed in the upper surface of the semiconductor layer adjacent to the cell transistor; a capacitor formed over the first insulating layer in the cell region, the capacitor including a storage node formed over the first insulating layer to be contacted with the first source region of the cell transistor through the first contact hole and a dielectric film and a plate node formed over the storage node; a dummy pattern formed over the first insulating layer in the peripheral region, the dummy pattern including a first doped polysilicon layer, a second insulating layer and a second doped polysilcion layer formed over the first insulating layer of the peripheral region, the first doped polysilicon being contacted with the channel region of the driving transistor through the second contact hole; a third contact hole formed in the semiconductor layer and the first insulating layer in the peripheral region; a conduction layer formed within the third contact hole to be contacted with the first doped polysilicon layer of the dummy pattern; a third insulating layer formed over the plate node of the capacitor in the cell region and over the second doped polysilicon layer of the dummy pattern in the peripheral region; and a base substrate bonded on the third insulating layer.
- There is also provided to a method for fabricating a semiconductor memory device, comprising the steps of: preparing a silicon substrate including a cell region and a peripheral region; in one surface of silicon substrate, forming first isolation layers in the cell region and second isolation layers in the peripheral region; forming a first insulating layer having first and second contact holes over the one surface of the silicon substrate including the first and second isolation layers; forming a first doped polysilicon layer over the first insulating layer to be buried with the first and second contact holes; patterning the first doped polysilicon layer to form a storage node of a capacitor in the cell region, the doped polysilicon layer remaining in the peripheral region as it is; forming a second insulating layer and a second doped polysilicon layer in turn over the first insulating layer including the storage node in the cell region and over the first doped polysilicon layer in the peripheral region; patterning the second insulating layer and the second doped polysilicon layer to form a dielectric film and a plate node of the capacitor, the second insulating layer and the second doped polysilicon layer remaining in the peripheral region as it is; forming a third insulating layer over the first insulating layer including the capacitor in the cell region and over the second doped polysilcion layer in the peripheral region; boding a base substrate on the third insulating layer; polishing another surface of the silicon substrate to form semiconductor layers in the cell region and the peripheral region, respectively, until the first and second isolation layers are exposed; forming a pair of trench layers in the semiconductor layer in the cell region to be spaced from the first insulating layer; forming a cell transistor in the semiconductor layer of the cell region between the trench layers and a driving transistor in the semiconductor layer of the peripheral region, the cell transistor including a first gate having a first gate oxide formed over the semiconductor layer in the cell region, first source and drain regions formed in the semiconductor layer of the cell region and a channel region defined in the semiconductor layer between the first source and drain regions in the cell region, the first source region of the cell transistor being contacted with the storage node of the capacitor, the driving transistor including a second gate having a second gate oxide formed over the semiconductor layer of the peripheral region, second source and drain regions formed in the semiconductor layer of the peripheral region and a channel region defined in the semiconductor layer between the second source and drain regions in the peripheral region, the channel region of the driving transistor being contacted with the first doped polysilicon layer of the dummy pattern; forming impurity regions for well pick-up in the another surface of the semiconductor layer in the cell region adjacent to the cell transistor; and forming a conduction layer in the semiconductor layer and the first insulating layer in the peripheral region adjacent to the driving transistor to be connected with the first doped polysilicon layer.
- The objects and features of the invention may be understood with reference to the following detailed description of an illustrative embodiment of the invention, taken together with the accompanying drawings in which:
- FIG. 1 is a sectional view of a transistor formed in a SOI wafer in the prior art; and
- FIG. 2A to FIG. 2G are sectional views illustrating a method for fabricating a semiconductor memory device in accordance with an embodiment of the present invention.
- A semiconductor memory device is fabricated by using a SOI technology. In particular, the SOI wafer is fabricated following a capacitor formation and then a cell transistor in a cell region and a driving transistor in a peripheral region are formed, respectively. Hereinafter, an embodiment of the present invention will be described with reference to drawings in more detail.
- Referring to FIG. 2A, a
silicon substrate 11 which is divided into a cell region and a peripheral region and is comprised of Si is prepared andfirst isolation layers 12 a andsecond isolation layers 12 b are formed in the cell region and the peripheral region of the semiconductor substrate by a LOCOS process, respectively. Herein, thefirst isolation layer 12 a has a different thickness from thesecond isolation layer 12 b and thefirst isolation layer 12 a in the cell region is formed thicker than thesecond isolation layer 12 b in the peripheral region. The first andsecond isolation layers second isolation layers first isolation layers 12 a are thick as twice as a semiconductor layer desired in the cell region. The thickness of the semiconductor layer desired for stable driving of a cell transistor is 200 nm. Thesecond isolation layers 12 b are thick as twice as a semiconductor layer desired in the peripheral region. The thickness of the semiconductor layer desired for high performance of a driving transistor is 100 nm. - Referring to FIG. 2B, a first
insulating layer 13 is formed over one surface of thesemiconductor substrate 11 including the first and thesecond isolation layers first isolation layer 13 is used for a buried oxide layer of a SOI wafer which is to be fabricated in the following process. Referring to FIG. 2C, thefirst isolation layer 13 is etched to form a first and asecond contact holes substrate 11, respectively. Thefirst contact hole 14 a exposing the cell region is for connecting a source region with a storage node of the cell transistor and thecontact hole 14 b exposing the peripheral region is for connecting a channel region of the driving transistor and a conduction layer connected to a ground terminal. - Referring to FIG. 2D, a first doped
polysilicon layer 15 is formed over the first insulatinglayer 13 to be buried with the first andsecond contact holes doped polysilicon layer 15 in the cell region is patterned to form astorage node 15 a and a portion of the first dopedpolysilicon layer 15 in the peripheral region remains as it is. - A second
insulating layer 16 and a seconddoped polysilicon layer 17 are deposited in turn over the resultant surface of thesemiconductor substrate 11 and then the secondinsulating layer 16 and the second dopedpolysilicon layer 17 in the cell region are etched to form adielectric film 16 a and aplate node 17 a, thereby forming acapacitor 20 including thestorage node 15 a, thedielectric film 16 a and theplate node 17 a in the cell region. The secondinsulating layer 16 and the second dopedpolysilicon layer 17 remain as it is. Herein, the remaining first and second doped polysilicon layers and the second insulating layer is a dummy pattern for removing the topology between the cell region and the peripheral region. - Referring to FIG. 2E, a third
insulating layer 21 is formed over the first insulatinglayer 21 to cover thecapacitor 20 in the cell region and over the second dopedpolysilicon layer 17 in the peripheral region. Then the third insulatinglayer 21 is polished by chemical mechanical polishing (CMP) method so as to be planarized. The thirdinsulating layer 21 is comprised of BPSG, PSG or USG deposited by LPCVD, PECVD or APCVD. - A
base substrate 22 is boned on the planarized third insulating layer. Thebase substrate 22 is comprised of a silicon substrate. In stead of a silicon substrate, any one of a quartz substrate, a glass substrate or a sapphire may be used for the base substrate - FIG. 2F and FIG. 2G are sectional views where the following processes are progressed with turning the base substrate and the semiconductor substrate over. Referring to FIG. 2F, another surface of the
semiconductor substrate 11 is polished by CMP to form thefirst semiconductor layer 11 a in the cell region and thesecond semiconductor layer 11 b in the peripheral region, respectively, until the first and second isolation layers are exposed. At this time, thefirst semiconductor layer 11 a in the cell region is formed at a different thickness from thesecond semiconductor layer 11 b in the peripheral region due to the thickness difference between thefirst isolation layers 12 a and thesecond isolation layers 12 b. The thickness of thefirst semiconductor layer 11 a is thicker than that of thesecond semiconductor layer 11 b. To form the first andsecond semiconductor layers - Referring to FIG. 2G, a pair of
trenches 23 are formed in thefirst semiconductor layer 11 a of the cell region not to be contacted with the first insulatinglayer 13 and a pair of trench layers 24 are formed by burying the oxide layer with the pair oftrenches 23. The trench layers are formed to be spaced from the one surface of thesemiconductor layer 11 a and they serve as isolation layers in the cell region. Acell transistor 40 a is formed in thefirst semiconductor layer 11 a between the pair of the trench layers 24. Thecell transistor 40 a includes afirst gate 26 a having afirst gate oxide 25 a which is formed over thefirst semiconductor layer 11 a and first source and drainregions 27 a and 28 a which is formed in thefirst semiconductor layer 11 a at the both sides of thegate 26 a. The first source and drainregions 27 a and 28 a are formed to be contacted with the first insulatinglayer 13 and the trench layers. A portion of the first semiconductor layer between the first source and drainregions 27 a and 28 a is achannel region 29 a of thecell transistor 40 a. In particular, the first source region 27 a is formed to be contacted with thestorage node 15 a of thecapacitor 20 through thefirst contact hole 14 a. An impurity ions are implanted into the another surface of thefirst semiconductor layer 11 a to formimpurity regions 30 for well pick-up adjacent to thecell transistor 40 a. - A driving
transistor 40 b is simultaneously formed in a device formation region of thesecond semiconductor layer 12 b in the peripheral region in forming the cell transistor in the cell region. The drivingtransistor 40 b includes asecond gate 26 b having asecond gate oxide 25 b which is formed over thesecond semiconductor layer 11 b and second source and drainregions second semiconductor layer 11 b at the both sides of the second gate. The second source and drainregion insulting layer 13 and achannel region 29 b of the drivingtransistor 40 b between the second source and drainregions second semiconductor layer 11 b is contacted with the first dopedpolysilicon layer 15. Asecond semiconductor layer 11 b and the first insulatinglayer 13 are etched to form athird contact hole 31 in the peripheral region except for the device formation region. A conduction layer being comprised of conduction material such as polysilicon or metal is formed in thethird contact hole 31. - The semiconductor memory device of the present invention fabricated by the above mentioned method has advantages as follows. First, the trench layers24 are formed in the
first semiconductor layer 11 a to be spaced from the first insulatinglayer 13 so that it can control the body potential by applying the predetermined voltage to theimpurity regions 30 for well pick-up. Accordingly, it can prevent charges from accumulating in thechannel region 29 a of thecell transistor 40 a, thereby obtaining the stable operation characteristic of thecell transistor 40 a. - Secondly, the
channel region 29 b of the drivingtransistor 40 b is electrically connected to theconduction layer 32 through the first dopedpolysilicon layer 15. If it connects theconduction layer 32 to the ground terminal, holes generated by impact ionization in the driving transistor operation are removed through the first dopedpolysilicon layer 15 and theconduction layer 32. Accordingly it can prevent the Kink phenomenon of the drain current, thereby obtaining the stable operation characteristic of the drivingtransistor 40 b. - Thirdly, the capacitor is formed within the SOI wafer and it does not cause the topology between the cell region and the peripheral region, thereby carrying out the metal interconnection process in the peripheral region with ease. Furthermore, the semiconductor memory devices fabricated in the SOI wafer can accomplish the high performance due to reduction of the junction capacitance.
- According to the present invention, it can prevent the floating body effect in the transistor fabricated in the SOI wafer and remove the topology between the cell region and the peripheral region. Accordingly, it can obtain the stable operation characteristics of the cell transistor and the driving transistor and carry out the metal interconnection process with ease, thereby being capable of fabricating the semiconductor memory device with high performance and low power.
- While the invention has been particularly shown and described with respect to preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and the scope of the invention as defined by the following claims.
Claims (11)
1. A semiconductor memory device, comprising:
a semiconductor layer including a cell region and a peripheral region;
a first insulating layer formed over a lower surface of the semiconductor layer and having first and second contact holes exposing the semiconductor layer in the cell region and the semiconductor layer in the peripheral region, respectively;
first isolation layers formed in the semiconductor layer of the cell region;
second isolation layers formed in the semiconductor layer of the peripheral region to define a device formation region in the peripheral region;
a pair of trench layers formed to define a device formation region in the semiconductor layer of the cell region and formed in the semiconductor layer between the first isolation layers to be spaced from the lower surface of the semiconductor layer;
a cell transistor formed in the device formation region between the trench layers in the cell region, the cell transistor including a first gate having a first gate oxide formed over an upper surface of the semiconductor layer in the device formation region of the cell region, first source and drain regions formed in the device formation region of the cell region at the both sides of the first gate and a channel region defined in the device formation region between the first source and drain regions;
a driving transistor formed in the device formation region of the peripheral region, the driving transistor including a second gate having a second gate oxide formed over an upper surface of the semiconductor layer in the device formation region of the peripheral region, second source and drain regions formed in the device formation region of the peripheral region at the both sides of the second gate, and a channel region defined in the device formation region between the second source and drain regions;
impurity regions for well pick-up formed in the upper surface of the semiconductor layer adjacent to the cell transistor;
a capacitor formed over the first insulating layer in the cell region, the capacitor including a storage node formed over the first insulating layer to be contacted with the first source region of the cell transistor through the first contact hole and a dielectric film and a plate node formed over the storage node;
a dummy pattern formed over the first insulating layer in the peripheral region, the dummy pattern including a first doped polysilicon layer, a second insulating layer and a second doped polysilicon layer, the first doped polysilicon being contacted with the channel region of the driving transistor through the second contact hole;
a third contact hole formed in the semiconductor layer and the first insulating layer in the peripheral region;
a conduction layer formed within the third contact hole to be contacted with the first doped polysilicon layer;
a third insulating layer formed over the plate node of the capacitor in the cell region and over the second doped polysilicon layer of the dummy pattern in the peripheral region; and
a base substrate bonded on the third insulating layer.
2. The semiconductor memory device as claimed in claim 1 , wherein the semiconductor layer in the cell region is thicker than the semiconductor layer in the peripheral region.
3. The semiconductor memory device as claimed in claim 1 , the first isolation layers in the cell region are thicker than the second isolation layers in the peripheral region.
4. The semiconductor memory device as claimed in claim 1 , wherein the base substrate is comprised of anyone of silicon substrate, quartz substrate, glass substrate or sapphire substrate.
5. A method for fabricating a semiconductor memory device, comprising the steps of:
preparing a silicon substrate including a cell region and a peripheral region;
in one surface of silicon substrate, forming first isolation layers in the cell region and second isolation layers in the peripheral region;
forming a first insulating layer having first and second contact holes over the one surface of the silicon substrate including the first and second isolation layers;
forming a first doped polysilicon layer over the first insulating layer to be buried with the first and second contact holes;
patterning the first doped polysilicon layer to form a storage node of a capacitor in the cell region, the doped polysilicon layer remaining in the peripheral region as it is;
forming a second insulating layer and a second doped polysilicon layer in turn over the first insulating layer including the storage node in the cell region and over the first doped polysilicon layer in the peripheral region;
patterning the second insulating layer and the second doped polysilicon layer to form a dielectric film and a plate node of the capacitor, the second insulating layer and the second doped polysilicon layer remaining in the peripheral region as it is;
forming a third insulating layer over the first insulating layer including the capacitor in the cell region and over the second doped polysilcion layer in the peripheral region;
boding a base substrate on the third insulating layer;
polishing another surface of the silicon substrate to form semiconductor layers in the cell region and the peripheral region, respectively, until the first and second isolation layers are exposed;
forming a pair of trench layers in the semiconductor layer in the cell region to be spaced from the first insulating layer;
forming a cell transistor in the semiconductor layer of the cell region between the trench layers and a driving transistor in semiconductor layer of the peripheral region, the cell transistor including a first gate having a first gate oxide formed over the semiconductor layer in the cell region, first source and drain regions formed in the semiconductor layer of the cell region at the both sides of the first gate and a channel region defined in the semiconductor layer between the first source and drain regions in the cell region, the first source region of the cell transistor being contacted with the storage node of the capacitor, the driving transistor including a second gate having a second gate oxide formed over the semiconductor layer in the peripheral region, second source and drain regions formed in the semiconductor layer of the peripheral region at the both sides of the second gate and a channel region defined in the semiconductor layer between the second source and drain regions in the peripheral region, the channel region of the driving transistor being contacted with the first doped polysilicon layer of the dummy pattern;
forming impurity regions for well pick-up in the another surface of the semiconductor layer adjacent to the cell transistor; and
forming a conduction layer in the semiconductor layer and the first insulating layer in the peripheral region adjacent to the driving transistor to be connected with the first doped polysilicon layer.
6. The method as claimed in claim 5 , wherein the first isolation layers in the cell region are thicker than the second isolation layers in the peripheral region.
7. The method as claimed in claim 5 , further comprising the step of planarizing a surface of the third insulating layer between the third insulating layer formation step and the bonding step.
8. The method as claimed in claim 7 , wherein the planarization step for the third insulating layer is carried out by a chemical mechanical polishing process.
9. The method as claimed in claim 5 , wherein the semiconductor layer in the cell region is thicker than the semiconductor layer in the peripheral region.
10. The method as claimed in claim 5 , wherein the first source and drain regions in the cell transistor and the second source and drain regions in the peripheral transistor are formed to be contacted with the first insulating layer.
11. The method as claimed in claim 5 , wherein the conduction layer is comprised of one of a polysilicon layer or a metal layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/964,420 US6429074B2 (en) | 1998-12-26 | 2001-09-28 | Semiconductor memory device and method for fabricating the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR98-58927 | 1998-12-26 | ||
KR1019980058927A KR100290787B1 (en) | 1998-12-26 | 1998-12-26 | Manufacturing Method of Semiconductor Memory Device |
US09/471,076 US6320227B1 (en) | 1998-12-26 | 1999-12-22 | Semiconductor memory device and method for fabricating the same |
US09/964,420 US6429074B2 (en) | 1998-12-26 | 2001-09-28 | Semiconductor memory device and method for fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/471,076 Division US6320227B1 (en) | 1998-12-26 | 1999-12-22 | Semiconductor memory device and method for fabricating the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020008253A1 true US20020008253A1 (en) | 2002-01-24 |
US6429074B2 US6429074B2 (en) | 2002-08-06 |
Family
ID=19565929
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/471,076 Expired - Lifetime US6320227B1 (en) | 1998-12-26 | 1999-12-22 | Semiconductor memory device and method for fabricating the same |
US09/964,420 Expired - Lifetime US6429074B2 (en) | 1998-12-26 | 2001-09-28 | Semiconductor memory device and method for fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/471,076 Expired - Lifetime US6320227B1 (en) | 1998-12-26 | 1999-12-22 | Semiconductor memory device and method for fabricating the same |
Country Status (3)
Country | Link |
---|---|
US (2) | US6320227B1 (en) |
JP (1) | JP3650807B2 (en) |
KR (1) | KR100290787B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103117358A (en) * | 2011-10-24 | 2013-05-22 | 爱思开海力士有限公司 | Semiconductor memory device having cell patterns on interconnection and fabrication method thereof |
US20130253390A1 (en) * | 2010-11-09 | 2013-09-26 | Ceragem Co., Ltd. | Vertical motion adjuster for thermotherapy device |
CN107046033A (en) * | 2016-02-05 | 2017-08-15 | 台湾积体电路制造股份有限公司 | Semiconductor structure and related manufacture method |
Families Citing this family (100)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6555449B1 (en) | 1996-05-28 | 2003-04-29 | Trustees Of Columbia University In The City Of New York | Methods for producing uniform large-grained and grain boundary location manipulated polycrystalline thin film semiconductors using sequential lateral solidfication |
KR100290787B1 (en) * | 1998-12-26 | 2001-07-12 | 박종섭 | Manufacturing Method of Semiconductor Memory Device |
US6544837B1 (en) * | 2000-03-17 | 2003-04-08 | International Business Machines Corporation | SOI stacked DRAM logic |
US6830993B1 (en) * | 2000-03-21 | 2004-12-14 | The Trustees Of Columbia University In The City Of New York | Surface planarization of thin silicon films during and after processing by the sequential lateral solidification method |
JP3415602B2 (en) * | 2000-06-26 | 2003-06-09 | 鹿児島日本電気株式会社 | Pattern formation method |
US7115503B2 (en) | 2000-10-10 | 2006-10-03 | The Trustees Of Columbia University In The City Of New York | Method and apparatus for processing thin metal layers |
TW546684B (en) * | 2000-11-27 | 2003-08-11 | Univ Columbia | Process and mask projection system for laser crystallization processing of semiconductor film regions on a substrate |
US6582827B1 (en) * | 2000-11-27 | 2003-06-24 | The Trustees Of Columbia University In The City Of New York | Specialized substrates for use in sequential lateral solidification processing |
TWI230392B (en) | 2001-06-18 | 2005-04-01 | Innovative Silicon Sa | Semiconductor device |
WO2003018882A1 (en) * | 2001-08-27 | 2003-03-06 | The Trustees Of Columbia University In The City Of New York | Improved polycrystalline tft uniformity through microstructure mis-alignment |
US6498057B1 (en) * | 2002-03-07 | 2002-12-24 | International Business Machines Corporation | Method for implementing SOI transistor source connections using buried dual rail distribution |
AU2003220611A1 (en) * | 2002-04-01 | 2003-10-20 | The Trustees Of Columbia University In The City Of New York | Method and system for providing a thin film |
EP1355316B1 (en) | 2002-04-18 | 2007-02-21 | Innovative Silicon SA | Data storage device and refreshing method for use with such device |
EP1357603A3 (en) | 2002-04-18 | 2004-01-14 | Innovative Silicon SA | Semiconductor device |
AU2003265498A1 (en) * | 2002-08-19 | 2004-03-03 | The Trustees Of Columbia University In The City Of New York | Process and system for laser crystallization processing of film regions on a substrate to provide substantial uniformity within areas in such regions and edge areas thereof, and a structure of such film regions |
TWI360707B (en) | 2002-08-19 | 2012-03-21 | Univ Columbia | Process and system for laser crystallization proc |
JP2006512749A (en) | 2002-08-19 | 2006-04-13 | ザ トラスティーズ オブ コロンビア ユニヴァーシティ イン ザ シティ オブ ニューヨーク | Single-shot semiconductor processing system and method having various irradiation patterns |
CN100447941C (en) * | 2002-08-19 | 2008-12-31 | 纽约市哥伦比亚大学托管会 | Method and system for processing film sample and film area structure thereof |
WO2004075263A2 (en) | 2003-02-19 | 2004-09-02 | The Trustees Of Columbia University In The City Of New York | System and process for processing a plurality of semiconductor thin films which are crystallized using sequential lateral solidification techniques |
US7085153B2 (en) | 2003-05-13 | 2006-08-01 | Innovative Silicon S.A. | Semiconductor memory cell, array, architecture and device, and method of operating same |
US20040228168A1 (en) | 2003-05-13 | 2004-11-18 | Richard Ferrant | Semiconductor memory device and method of operating same |
US6912150B2 (en) | 2003-05-13 | 2005-06-28 | Lionel Portman | Reference current generator, and method of programming, adjusting and/or operating same |
US7335934B2 (en) | 2003-07-22 | 2008-02-26 | Innovative Silicon S.A. | Integrated circuit device, and method of fabricating same |
WO2005029546A2 (en) | 2003-09-16 | 2005-03-31 | The Trustees Of Columbia University In The City Of New York | Method and system for providing a continuous motion sequential lateral solidification for reducing or eliminating artifacts, and a mask for facilitating such artifact reduction/elimination |
US7318866B2 (en) | 2003-09-16 | 2008-01-15 | The Trustees Of Columbia University In The City Of New York | Systems and methods for inducing crystallization of thin films using multiple optical paths |
TWI351713B (en) | 2003-09-16 | 2011-11-01 | Univ Columbia | Method and system for providing a single-scan, con |
TWI366859B (en) * | 2003-09-16 | 2012-06-21 | Univ Columbia | System and method of enhancing the width of polycrystalline grains produced via sequential lateral solidification using a modified mask pattern |
TWI359441B (en) | 2003-09-16 | 2012-03-01 | Univ Columbia | Processes and systems for laser crystallization pr |
US7164152B2 (en) | 2003-09-16 | 2007-01-16 | The Trustees Of Columbia University In The City Of New York | Laser-irradiated thin films having variable thickness |
US7364952B2 (en) | 2003-09-16 | 2008-04-29 | The Trustees Of Columbia University In The City Of New York | Systems and methods for processing thin films |
WO2005029548A2 (en) * | 2003-09-16 | 2005-03-31 | The Trustees Of Columbia University In The City Of New York | System and process for providing multiple beam sequential lateral solidification |
WO2005029550A2 (en) * | 2003-09-16 | 2005-03-31 | The Trustees Of Columbia University In The City Of New York | Method and system for producing crystalline thin films with a uniform crystalline orientation |
US7311778B2 (en) | 2003-09-19 | 2007-12-25 | The Trustees Of Columbia University In The City Of New York | Single scan irradiation for crystallization of thin films |
US7184298B2 (en) | 2003-09-24 | 2007-02-27 | Innovative Silicon S.A. | Low power programming technique for a floating body memory transistor, memory cell, and memory array |
CN1301548C (en) * | 2003-10-21 | 2007-02-21 | 上海宏力半导体制造有限公司 | Semiconductor structure for avoiding polycrystalline silicon stringer formation in semiconductor production |
US7476939B2 (en) | 2004-11-04 | 2009-01-13 | Innovative Silicon Isi Sa | Memory cell having an electrically floating body transistor and programming technique therefor |
US7251164B2 (en) | 2004-11-10 | 2007-07-31 | Innovative Silicon S.A. | Circuitry for and method of improving statistical distribution of integrated circuits |
US7645337B2 (en) | 2004-11-18 | 2010-01-12 | The Trustees Of Columbia University In The City Of New York | Systems and methods for creating crystallographic-orientation controlled poly-silicon films |
US7301838B2 (en) | 2004-12-13 | 2007-11-27 | Innovative Silicon S.A. | Sense amplifier circuitry and architecture to write data into and/or read from memory cells |
US7301803B2 (en) | 2004-12-22 | 2007-11-27 | Innovative Silicon S.A. | Bipolar reading technique for a memory cell having an electrically floating body transistor |
US7072219B1 (en) * | 2004-12-28 | 2006-07-04 | Macronix International Co., Ltd. | Method and apparatus for operating a non-volatile memory array |
US8221544B2 (en) | 2005-04-06 | 2012-07-17 | The Trustees Of Columbia University In The City Of New York | Line scan sequential lateral solidification of thin films |
US7538389B2 (en) * | 2005-06-08 | 2009-05-26 | Micron Technology, Inc. | Capacitorless DRAM on bulk silicon |
US7776715B2 (en) | 2005-07-26 | 2010-08-17 | Micron Technology, Inc. | Reverse construction memory cell |
US7606066B2 (en) | 2005-09-07 | 2009-10-20 | Innovative Silicon Isi Sa | Memory cell and memory cell array having an electrically floating body transistor, and methods of operating same |
US7355916B2 (en) | 2005-09-19 | 2008-04-08 | Innovative Silicon S.A. | Method and circuitry to generate a reference current for reading a memory cell, and device implementing same |
TW200733240A (en) | 2005-12-05 | 2007-09-01 | Univ Columbia | Systems and methods for processing a film, and thin films |
US7683430B2 (en) | 2005-12-19 | 2010-03-23 | Innovative Silicon Isi Sa | Electrically floating body memory cell and array, and method of operating or controlling same |
US7542345B2 (en) | 2006-02-16 | 2009-06-02 | Innovative Silicon Isi Sa | Multi-bit memory cell having electrically floating body transistor, and method of programming and reading same |
US7492632B2 (en) | 2006-04-07 | 2009-02-17 | Innovative Silicon Isi Sa | Memory array having a programmable word length, and method of operating same |
US7606098B2 (en) | 2006-04-18 | 2009-10-20 | Innovative Silicon Isi Sa | Semiconductor memory array architecture with grouped memory cells, and method of controlling same |
WO2007128738A1 (en) | 2006-05-02 | 2007-11-15 | Innovative Silicon Sa | Semiconductor memory cell and array using punch-through to program and read same |
US8069377B2 (en) | 2006-06-26 | 2011-11-29 | Micron Technology, Inc. | Integrated circuit having memory array including ECC and column redundancy and method of operating the same |
US7542340B2 (en) | 2006-07-11 | 2009-06-02 | Innovative Silicon Isi Sa | Integrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same |
KR101277402B1 (en) | 2007-01-26 | 2013-06-20 | 마이크론 테크놀로지, 인코포레이티드 | Floating-body dram transistor comprising source/drain regions separated from the gated body region |
WO2009031052A2 (en) | 2007-03-29 | 2009-03-12 | Innovative Silicon S.A. | Zero-capacitor (floating body) random access memory circuits with polycide word lines and manufacturing methods therefor |
US8064274B2 (en) | 2007-05-30 | 2011-11-22 | Micron Technology, Inc. | Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same |
US8085594B2 (en) | 2007-06-01 | 2011-12-27 | Micron Technology, Inc. | Reading technique for memory cell with electrically floating body transistor |
US8194487B2 (en) | 2007-09-17 | 2012-06-05 | Micron Technology, Inc. | Refreshing data of memory cells with electrically floating body transistors |
US8614471B2 (en) | 2007-09-21 | 2013-12-24 | The Trustees Of Columbia University In The City Of New York | Collections of laterally crystallized semiconductor islands for use in thin film transistors |
KR20100074179A (en) | 2007-09-25 | 2010-07-01 | 더 트러스티이스 오브 콜롬비아 유니버시티 인 더 시티 오브 뉴욕 | Methods of producing high uniformity in thin film transistor devices fabricated on laterally crystallized thin films |
CN103354204A (en) | 2007-11-21 | 2013-10-16 | 纽约市哥伦比亚大学理事会 | System and method for preparing epitaxial textured thick films |
WO2009067688A1 (en) | 2007-11-21 | 2009-05-28 | The Trustees Of Columbia University In The City Of New York | Systems and methods for preparing epitaxially textured polycrystalline films |
US8012861B2 (en) | 2007-11-21 | 2011-09-06 | The Trustees Of Columbia University In The City Of New York | Systems and methods for preparing epitaxially textured polycrystalline films |
US8536628B2 (en) | 2007-11-29 | 2013-09-17 | Micron Technology, Inc. | Integrated circuit having memory cell array including barriers, and method of manufacturing same |
US8349662B2 (en) | 2007-12-11 | 2013-01-08 | Micron Technology, Inc. | Integrated circuit having memory cell array, and method of manufacturing same |
US8773933B2 (en) | 2012-03-16 | 2014-07-08 | Micron Technology, Inc. | Techniques for accessing memory cells |
US8014195B2 (en) | 2008-02-06 | 2011-09-06 | Micron Technology, Inc. | Single transistor memory cell |
US8189376B2 (en) | 2008-02-08 | 2012-05-29 | Micron Technology, Inc. | Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same |
US8569155B2 (en) | 2008-02-29 | 2013-10-29 | The Trustees Of Columbia University In The City Of New York | Flash lamp annealing crystallization for large area thin films |
US7957206B2 (en) | 2008-04-04 | 2011-06-07 | Micron Technology, Inc. | Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same |
US7947543B2 (en) | 2008-09-25 | 2011-05-24 | Micron Technology, Inc. | Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation |
US7933140B2 (en) | 2008-10-02 | 2011-04-26 | Micron Technology, Inc. | Techniques for reducing a voltage swing |
US7924630B2 (en) | 2008-10-15 | 2011-04-12 | Micron Technology, Inc. | Techniques for simultaneously driving a plurality of source lines |
US8223574B2 (en) | 2008-11-05 | 2012-07-17 | Micron Technology, Inc. | Techniques for block refreshing a semiconductor memory device |
KR20110094022A (en) | 2008-11-14 | 2011-08-19 | 더 트러스티이스 오브 콜롬비아 유니버시티 인 더 시티 오브 뉴욕 | Systems and methods for the crystallization of thin films |
US8213226B2 (en) | 2008-12-05 | 2012-07-03 | Micron Technology, Inc. | Vertical transistor memory cell and array |
US8319294B2 (en) | 2009-02-18 | 2012-11-27 | Micron Technology, Inc. | Techniques for providing a source line plane |
WO2010102106A2 (en) | 2009-03-04 | 2010-09-10 | Innovative Silicon Isi Sa | Techniques for forming a contact to a buried diffusion layer in a semiconductor memory device |
WO2010114890A1 (en) | 2009-03-31 | 2010-10-07 | Innovative Silicon Isi Sa | Techniques for providing a semiconductor memory device |
US8139418B2 (en) | 2009-04-27 | 2012-03-20 | Micron Technology, Inc. | Techniques for controlling a direct injection semiconductor memory device |
US8508994B2 (en) | 2009-04-30 | 2013-08-13 | Micron Technology, Inc. | Semiconductor device with floating gate and electrically floating body |
US8498157B2 (en) | 2009-05-22 | 2013-07-30 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
US8537610B2 (en) | 2009-07-10 | 2013-09-17 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
US9076543B2 (en) | 2009-07-27 | 2015-07-07 | Micron Technology, Inc. | Techniques for providing a direct injection semiconductor memory device |
US8199595B2 (en) | 2009-09-04 | 2012-06-12 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
US8440581B2 (en) | 2009-11-24 | 2013-05-14 | The Trustees Of Columbia University In The City Of New York | Systems and methods for non-periodic pulse sequential lateral solidification |
US9087696B2 (en) | 2009-11-03 | 2015-07-21 | The Trustees Of Columbia University In The City Of New York | Systems and methods for non-periodic pulse partial melt film processing |
US9646831B2 (en) | 2009-11-03 | 2017-05-09 | The Trustees Of Columbia University In The City Of New York | Advanced excimer laser annealing for thin films |
US8174881B2 (en) | 2009-11-24 | 2012-05-08 | Micron Technology, Inc. | Techniques for reducing disturbance in a semiconductor device |
US8310893B2 (en) | 2009-12-16 | 2012-11-13 | Micron Technology, Inc. | Techniques for reducing impact of array disturbs in a semiconductor memory device |
US8416636B2 (en) | 2010-02-12 | 2013-04-09 | Micron Technology, Inc. | Techniques for controlling a semiconductor memory device |
US8411513B2 (en) | 2010-03-04 | 2013-04-02 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device having hierarchical bit lines |
US8576631B2 (en) | 2010-03-04 | 2013-11-05 | Micron Technology, Inc. | Techniques for sensing a semiconductor memory device |
US8369177B2 (en) | 2010-03-05 | 2013-02-05 | Micron Technology, Inc. | Techniques for reading from and/or writing to a semiconductor memory device |
CN102812552B (en) | 2010-03-15 | 2015-11-25 | 美光科技公司 | Semiconductor memory system and the method for being biased semiconductor memory system |
US8411524B2 (en) | 2010-05-06 | 2013-04-02 | Micron Technology, Inc. | Techniques for refreshing a semiconductor memory device |
US8531878B2 (en) | 2011-05-17 | 2013-09-10 | Micron Technology, Inc. | Techniques for providing a semiconductor memory device |
US9559216B2 (en) | 2011-06-06 | 2017-01-31 | Micron Technology, Inc. | Semiconductor memory device and method for biasing same |
CN104733537B (en) * | 2013-12-24 | 2018-05-22 | 昆山国显光电有限公司 | Thin film transistor (TFT) and manufacturing method and its organic LED display device |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS602782B2 (en) | 1982-06-30 | 1985-01-23 | 富士通株式会社 | semiconductor storage device |
JPH06104410A (en) | 1991-10-31 | 1994-04-15 | Sony Corp | Method for forming soi structure |
JP3548984B2 (en) * | 1991-11-14 | 2004-08-04 | 富士通株式会社 | Method for manufacturing semiconductor device |
JPH0729992A (en) | 1993-07-13 | 1995-01-31 | Sony Corp | Memory cell structure of dynamic ram and its manufacturing method |
US5716864A (en) * | 1994-07-22 | 1998-02-10 | Nkk Corporation | Method of manufacturing a non-volatile semiconductor memory device with peripheral transistor |
JP3802942B2 (en) | 1994-09-01 | 2006-08-02 | 株式会社ルネサステクノロジ | Semiconductor device, semiconductor memory device, and method of manufacturing semiconductor memory device |
KR0144906B1 (en) * | 1995-03-31 | 1998-07-01 | 김광호 | Nonvolatile Memory Device and Manufacturing Method Thereof |
JP3400891B2 (en) * | 1995-05-29 | 2003-04-28 | 三菱電機株式会社 | Semiconductor storage device and method of manufacturing the same |
US5707897A (en) | 1996-05-16 | 1998-01-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Non-volatile-memory cell for electrically programmable read only memory having a trench-like coupling capacitors |
JP3075211B2 (en) * | 1996-07-30 | 2000-08-14 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
KR19980057003A (en) * | 1996-12-30 | 1998-09-25 | 김영환 | Semiconductor memory device and manufacturing method thereof |
JPH1140765A (en) * | 1997-07-16 | 1999-02-12 | Toshiba Corp | Semiconductor storage device and its manufacture |
US5885871A (en) | 1997-07-31 | 1999-03-23 | Stmicrolelectronics, Inc. | Method of making EEPROM cell structure |
KR100290787B1 (en) * | 1998-12-26 | 2001-07-12 | 박종섭 | Manufacturing Method of Semiconductor Memory Device |
-
1998
- 1998-12-26 KR KR1019980058927A patent/KR100290787B1/en not_active IP Right Cessation
-
1999
- 1999-12-20 JP JP36162399A patent/JP3650807B2/en not_active Expired - Fee Related
- 1999-12-22 US US09/471,076 patent/US6320227B1/en not_active Expired - Lifetime
-
2001
- 2001-09-28 US US09/964,420 patent/US6429074B2/en not_active Expired - Lifetime
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130253390A1 (en) * | 2010-11-09 | 2013-09-26 | Ceragem Co., Ltd. | Vertical motion adjuster for thermotherapy device |
CN103117358A (en) * | 2011-10-24 | 2013-05-22 | 爱思开海力士有限公司 | Semiconductor memory device having cell patterns on interconnection and fabrication method thereof |
CN107046033A (en) * | 2016-02-05 | 2017-08-15 | 台湾积体电路制造股份有限公司 | Semiconductor structure and related manufacture method |
Also Published As
Publication number | Publication date |
---|---|
US6429074B2 (en) | 2002-08-06 |
JP2000196043A (en) | 2000-07-14 |
JP3650807B2 (en) | 2005-05-25 |
KR20000042676A (en) | 2000-07-15 |
KR100290787B1 (en) | 2001-07-12 |
US6320227B1 (en) | 2001-11-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6429074B2 (en) | Semiconductor memory device and method for fabricating the same | |
US5939745A (en) | Dynamic access memory using silicon-on-insulator | |
JP3141486B2 (en) | Semiconductor device | |
US5593912A (en) | SOI trench DRAM cell for 256 MB DRAM and beyond | |
US6281070B1 (en) | Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry | |
US5606188A (en) | Fabrication process and structure for a contacted-body silicon-on-insulator dynamic random access memory | |
US6180985B1 (en) | SOI device and method for fabricating the same | |
US5661063A (en) | Semiconductor memory device provided with capacitors formed above and below a cell transistor and method for manufacturing the same | |
US6635525B1 (en) | Method of making backside buried strap for SOI DRAM trench capacitor | |
JPH08330547A (en) | Soidram with field shield separation layer and body contact | |
JPH07193142A (en) | Highly integrated semiconductor device and manufacture thereof | |
US6656814B2 (en) | Methods of fabricating integrated circuit devices including distributed and isolated dummy conductive regions | |
KR100243936B1 (en) | Semiconductor device, and method of manufacturing the same | |
US6617213B2 (en) | Method for achieving high self-aligning vertical gate studs relative to the support isolation level | |
US5914510A (en) | Semiconductor memory device and method of manufacturing the same | |
JP3484320B2 (en) | SOI element and manufacturing method thereof | |
CN112768462B (en) | Three-dimensional memory and preparation method thereof | |
US6614068B1 (en) | SOI device with reversed stacked capacitor cell and body contact structure and method for fabricating the same | |
US5811852A (en) | Memory cell structure fabricated with improved fabrication process by forming dielectric layer directly on an insulated surface of a substrate | |
US5470777A (en) | Method of fabricating random access memory device having sidewall insulating layer on the laminate structure | |
US4897702A (en) | Semiconductor memory device and manufacturing method for the same | |
JPH0595091A (en) | Trench capacitor for integrated circuit memory and formation of memory cell using trench capacitor described above | |
KR20020058011A (en) | Circuit arrangement comprising at least one capacitor and at least one transistor connected thereto | |
KR0151071B1 (en) | Soi type semiconductor device & its manufacturing method | |
JPH0529574A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |