US20020003453A1 - Pll having switching circuit for maintaining lock during loss of input signal - Google Patents

Pll having switching circuit for maintaining lock during loss of input signal Download PDF

Info

Publication number
US20020003453A1
US20020003453A1 US09/312,489 US31248999A US2002003453A1 US 20020003453 A1 US20020003453 A1 US 20020003453A1 US 31248999 A US31248999 A US 31248999A US 2002003453 A1 US2002003453 A1 US 2002003453A1
Authority
US
United States
Prior art keywords
signal
specified
oscillating state
comparison
voltage control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/312,489
Other versions
US6342818B1 (en
Inventor
Yuji Segawa
Kunihiko Gotoh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GOTOH, KUNIHIKO, SEGAWA, YUJI
Publication of US20020003453A1 publication Critical patent/US20020003453A1/en
Application granted granted Critical
Publication of US6342818B1 publication Critical patent/US6342818B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/14Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/14Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted
    • H03L7/143Details of the phase-locked loop for assuring constant frequency when supply or correction voltages fail or are interrupted by switching the reference signal of the phase-locked loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop

Definitions

  • the present invention relates to a semiconductor integrated circuit for receiving a specified signal such as a carrier signal and a feedback signal outputted from a voltage control oscillator for outputting a synchronous signal based on the specified signal, comparing the phase of the specified signal to the phase of the feedback signal and outputting a comparison signal indicating a result of comparison to the voltage control oscillator, and more specifically to a semiconductor integrated circuit for forming a PLL (Phase-Locked Loop) to perform a locking operation.
  • a specified signal such as a carrier signal and a feedback signal outputted from a voltage control oscillator for outputting a synchronous signal based on the specified signal, comparing the phase of the specified signal to the phase of the feedback signal and outputting a comparison signal indicating a result of comparison to the voltage control oscillator
  • PLL Phase-Locked Loop
  • FIG. 1 is a block diagram showing schematic configuration of a PLL circuit based on the conventional technology.
  • the conventional type of PLL circuit comprises a phase comparator 102 , a charge pump 103 , a loop filter 104 , a voltage control oscillator 105 , and a 1/N divider 106 .
  • the phase comparator 102 compares a timing of the rising point of the received carrier signal to that of an oscillation signal received from the voltage control oscillator 105 through the 1/N divider 106 (an oscillation signal received from the voltage control oscillator 105 through the 1/N divider 106 is referred to as an internal oscillation signal hereinafter), and when an rising of the internal oscillation signal is delayed as compared to the carrier signal, namely when the frequency of the internal oscillation signal is lower than the frequency of the carrier signal inputs a signal UP as a low level into the gate of a P channel type of MOS transistor 112 in the charge pump 103 during that period.
  • the charge pump 103 is configured so that a current source 111 , the P channel type of MOS transistor 112 , the N channel type of MOS transistor 113 , and a current source 114 are serially connected to each other between a power unit and the ground, and a node (node N) of the MOS transistor 112 and MOS transistor 113 is connected to the voltage control oscillator 105 through the loop filter 104 .
  • the loop filter 104 is configured so that a resistor 115 and a capacitor 116 are serially connected to each other between a node N and the ground and it accumulates the charge supplied from the charge pump 103 in the capacitor 116 through the resistor 115 and generates a control voltage for controlling the voltage control oscillator 105 provided in the next stage.
  • the voltage control oscillator 105 is an oscillator for outputting a signal with a frequency decided according to a control voltage, and can obtain this oscillation signal as a synchronous signal. Further, this oscillation signal is inputted into the 1/N divider 106 .
  • the 1/N divider 106 subjects the oscillation signal from the voltage control oscillator 105 to 1/N-division so that the frequency of the oscillation signal from the voltage control oscillator 105 coincides with the frequency of the carrier signal, and outputs the subjected signal as an internal oscillation signal as described above.
  • This internal oscillation signal is inputted again into the phase comparator 102 , which effects formation of a negative feedback loop for receiving an output signal as an input signal again.
  • the PLL circuit increases the frequency of the internal oscillation signal by feeding a positive voltage corresponding to the phase difference to the voltage control oscillator 105 as a control signal when the phase of the internal oscillation signal is delayed with respect to the carrier signal. Namely, a higher frequency can make the phase lead.
  • the frequency of the internal oscillation signal leads the carrier signal the frequency of the internal oscillation signal is lowered by feeding a negative voltage corresponding to the phase difference to the voltage control oscillator 105 as a control signal. Namely, a lower frequency can make the phase delayed.
  • the frequency of the internal oscillation signal coincides with the carrier signal in its frequency as well as phase thereof, therefore, a synchronous signal that accurately indicates the frequency of the carrier signal can be outputted.
  • the state where the frequency of this carrier signal coincides with that of the internal oscillation signal is termed as a locked state, and the period of time required to reach this locked state is termed as lock-up time.
  • the digital PLL especially a PLL-IC obtained by forming the digital PLL to an IC is applied in a digital system such as an FSK modem demodulator for demodulating an A/D converted carrier signal and a frequency synthesizer for a transceiver.
  • a locked stage is unlocked when a carrier signal is not inputted because of its being shut off due to an external factor or the like or when a carrier signal outside an effective range of a frequency is inputted, and when an appropriate carrier signal is again inputted a sequential operation for reaching the locked state again (described a locking operation hereinafter) is required to be performed.
  • a sequential operation for reaching the locked state again (described a locking operation hereinafter) is required to be performed.
  • the present invention was made to solve the problems described above, and it is an object of the present invention to perform a high-speed locking operation and realize a high-speed and stable feedback loop operation when an appropriate carrier signal is inputted again after entry of a carrier signal is cut off or a carrier signal outside an effective range of a frequency is inputted.
  • a semiconductor integrated circuit for comparing a phase of a specified signal (such as a carrier signal) to that of an internal oscillation signal (a feedback signal) outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a carrier signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator;
  • the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the specified signal or the comparison signal outputted from the phase comparing unit to a signal for maintaining the internal oscillation signal having been outputted up to the time just before switching from the voltage control oscillator according to the oscillating state detected by the oscillating state detector, namely to a control signal inputted into the voltage control oscillator to make the oscillator
  • an oscillating state of the specified signal is detected by the carrier detector, and the specified signal or the comparison signal is switched to a signal for maintaining oscillation and output of an internal oscillation signal outputted from the voltage control oscillator according to the detected oscillating state, so that, for example, when the specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the internal oscillation signal is not cut off by inputting a signal for making the voltage control oscillator keep on outputting an internal oscillation signal having been outputted up to the time just before switching from the voltage control oscillator therein, therefore, when a normal specified signal is inputted again, a locking operation can be speeded up as compared to the case where a feedback loop operation is started from the state in which the internal oscillation signal is not outputted from the voltage control oscillator, namely from the state in which there is no feedback signal.
  • a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator;
  • the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching entry to the phase comparing unit from the specified signal to a previously-prepared signal (clock 2 ) with a specified frequency according to the oscillating state detected by the oscillating state detector.
  • an oscillating state of the specified signal is detected by the oscillating state detector, and the specified signal is switched to the clock 2 to be inputted into the phase comparing unit according to the detected oscillating state, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, therefore, a lock-up time required when an effective signal is detected again can be reduced, which allows a high-speed and stable feedback loop operation to be realized.
  • a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator;
  • the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the comparison signal outputted from the phase comparing unit to a signal generated depending on a constant voltage source or a constant current source according to the oscillating state detected by the oscillating state detector.
  • an oscillating state of the specified signal is detected and the comparison signal is switched to a signal generated depending on the constant voltage source for supplying a specified voltage or the constant current source for supplying a specified charge according to the detected oscillating state, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, therefore, a lock-up time required when an effective signal is detected again can be reduced, which allows a high-speed and stable feedback loop operation to be realized.
  • a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator;
  • the semiconductor integrated circuit comprises a holding unit for holding therein the comparison signal outputted from the phase comparing unit; an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the comparison signal to a voltage held in the holding unit according to the oscillating state detected by the oscillating state detector.
  • the comparison signal outputted from the phase comparing unit is held in the holding unit, and the signal switch switches entry to a loop filter or the voltage control oscillator from the comparison signal to a voltage held in the holding unit according to the oscillating state of the specified signal detected by the oscillating state detector, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, and a feedback signal according to the comparison signal in the previous locked state is inputted, therefore, a lock-up time required when an effective signal is detected again can further be reduced, which allows a high-speed and stable feedback loop operation to be realized.
  • a semiconductor integrated circuit in addition has a oscillating state detector which checks presence of the specified signal and/or a frequency of the specified signal, and outputs, when it is determined that the specified signal is not being inputted or that a frequency of the specified signal is outside a prespecified range, a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and a signal switch which switches the specified signal or the comparison signal outputted from the phase comparing unit to a signal for maintaining an internal oscillation signal according to this detection signal.
  • a semiconductor integrated circuit in addition has a oscillating state detector comprising a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock (clock 1 ) or a number of external clocks during a specified period of time according to the specified signal, and a condition comparing unit for comparing a pulse number or a pulse number of the clock 1 counted by the counter to a comparison object value indicating the prespecified range for a frequency of the specified signal and outputting a condition comparison signal, and also the specified detector outputs the detection signal according to the condition comparison signal.
  • a oscillating state detector comprising a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock (clock 1 ) or a number of external clocks during a specified period of time according to the specified signal, and a condition comparing unit for comparing a pulse number or a pulse number of the clock 1 counted by the counter to a comparison object value indicating the prespecified range for a frequency of the
  • a semiconductor integrated circuit in addition has a voltage control oscillator internally provided therein as one of the components to form a PLL (Phase-Locked Loop).
  • PLL Phase-Locked Loop
  • the voltage control oscillator is internally provided therein, and a function as the PLL circuit for controlling the voltage control oscillator is effected by a control voltage generated according to the comparison signal outputted from the phase comparing unit, so that an external circuit for functioning as the PLL circuit is reduced, which allows an operation of the PLL by one chip and minimization of the PLL circuit to be achieved.
  • FIG. 1 is a block diagram showing schematic configuration of the PLL circuit based on the conventional technology.
  • FIG. 2 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 1 of the present invention.
  • FIG. 3 is a block diagram showing internal configuration of the carrier detector in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 4 is an explanatory view showing circuit configuration of the comparator in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 5 is a truth table showing a relation among (A 1 , A 0 ), (B 1 , B 0 ), and each output signal in the terminals OS, OE, and OG in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 6 is a time chart for explaining the operation of the carrier detector in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 7 is a block diagram showing schematic configuration of another carrier detector in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 8 is a time chart for explaining an operation of another carrier detector in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 9 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 2 of the present invention.
  • FIG. 10 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 2.
  • FIG. 11 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 3 of the present invention.
  • FIG. 12 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 3.
  • FIG. 13 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 14 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 2.
  • FIG. 15 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 3.
  • FIG. 2 is a block diagram showing schematic configuration of a semiconductor integrated circuit according to Embodiment 1.
  • the semiconductor integrated circuit according to Embodiment 1 comprises a signal switching circuit 10 , a carrier detector 11 , a phase comparator 12 , a charge pump 13 , a loop filter 14 , a voltage control oscillator 15 , and a 1/N divider 16 .
  • the signal switching circuit 10 , carrier detector 11 , phase comparator 12 , charge pump 13 , loop filter 14 , voltage control oscillator 15 , and 1/N divider 16 are configured by a digital circuit
  • this semiconductor integrated circuit functions as a PLL circuit for obtaining a synchronous signal to the carrier signal by inputting therein signals (carrier signal) for converting a carrier of, for instance, an FSK signal to square waves due to A/D conversion as an input signal.
  • the signal switching circuit 10 is a circuit comprising a switch enabling switching of connection with a common contact 10 a to either of a switching contact 10 b or a switching contact 10 c .
  • the common contact 10 a is connected to a terminal of the phase comparator 12 to which an input signal is inputted
  • the switching contact 10 b connected to an external oscillator not shown receives the clock 2
  • the switching contact 10 c receives a carrier signal.
  • the clock 2 is a clock signal that oscillates at a frequency equivalent to that of the carrier signal.
  • the signal switching circuit 10 can select either of the clock 2 or the carrier signal as a signal to be inputted into the phase comparator 12 .
  • the common contact 10 a is connected to the switching contact 10 c in which the carrier signal is inputted
  • a detection signal outputted from the carrier detector 11 indicates a low level
  • the common contact 10 a is connected to the switching contact 10 b in which the clock 2 is inputted.
  • the phase comparator 12 comprises an EX-OR circuit or a R-S type of flip-flop circuit, and compares a timing of the rising point of a signal outputted from the signal switching circuit 10 (described a selected input signal hereinafter) to that of an oscillation signal (described an internal oscillation signal hereinafter) as a feedback signal to the voltage control oscillator 15 inputted through the 1/N divider 16 , and when the rising of the internal oscillation signal is delayed with respect to the selected input signal, namely when a frequency of the selected input signal is lower than that of the internal oscillation signal, a signal UP at a low level is inputted into the charge pump 13 for that period of time.
  • the charge pump 13 is a circuit for feeding a current for driving the loop filter 14 provided in the next stage, it feeds a positive current to the loop filter 14 provided in the next stage when the signal UP indicating a low level is received from the phase comparator 12 , and feeds a negative current to the loop filter 14 provided in the next stage when the signal DOWN indicating a high level is received therefrom.
  • the loop filter 14 is a low-pass filter which removes unnecessary higher harmonics and noise and also generates a positive or negative control voltage for controlling the voltage control oscillator 15 provided in the next stage according to the current supplied from the charge pump 13 .
  • the voltage control oscillator 15 is an oscillator for outputting a signal with a frequency decided according to the control voltage outputted from the charge pump 13 , it can obtain this oscillation signal as a synchronous signal. Further, this oscillation signal is inputted into the 1/N divider 16 .
  • the 1/N divider 16 subjects the oscillation signal from the voltage control oscillator 15 to 1/N-division so that the frequency of the oscillation signal from the voltage control oscillator 15 coincides with the frequency of the selected input signal, and outputs the subjected signal as an internal oscillation signal.
  • a negative feedback loop for receiving an output signal as an input signal is formed by inputting again this internal oscillation signal in the phase comparator 12 .
  • the semiconductor integrated circuit according to Embodiment 1 increases the frequency of the internal oscillation signal by feeding a positive voltage corresponding to the phase difference to the voltage control oscillator 15 as a control signal when the phase of an internal oscillation signal is delayed with respect to a selected input signal. Namely, a higher frequency can make the phase lead. On the other and, when the phase of the internal oscillation signal leads the selected input signal, the frequency of the internal oscillation signal is lowered by feeding a negative voltage corresponding to the difference to the voltage control oscillator 15 as a control signal. Namely a lower frequency can make the phase delayed.
  • the carrier detector 11 is a circuit for receiving a carrier signal and a clock 1 generated in an external oscillator not shown in the figure, detecting whether the carrier signal is cut off or whether a carrier signal outside an effective range of a frequency is inputted, and outputting a detection signal, for example, as a low-level signal.
  • FIG. 3 is a block diagram showing internal configuration of the carrier detector 11 .
  • the carrier detector 11 comprises a pulse generator 21 , a counter 22 , a register 23 , comparators 24 and 25 , a AND gate 26 , a D flip-flop 27 , and an inverter 28 .
  • the pulse generator 21 is a circuit for receiving a clock 1 and outputting a pulse with a smaller pulse width than that of the clock 1 on rising of the clock 1 .
  • the pulse generator 21 is realized by a device such as an one-shot multi-vibrator.
  • the counter 22 is a circuit for receiving a carrier signal and counting a pulse number (Dn) of this carrier signal.
  • the counter 22 is reset by the entry of a pulse outputted from the pulse generator 21 .
  • the register 23 is a circuit for receiving a clock 1 , obtaining and storing theirin a value (Dn′) indicating a counted result by the counter 22 on rising of the clock 1 .
  • the comparator 24 compares the value (Dn′) stored in the register 23 to an upper limit of a recognizable frequency range as a normal carrier signal, namely a value (DH) indicating an effective highest frequency, and outputs a high-level signal as a result of comparison (a condition comparison signal) when Dn′ is smaller than DH.
  • the comparator 25 compares the value (Dn′) stored in the register 23 to a lower limit of a recognizable frequency range as a normal carrier signal, namely a value (DL) indicating an effective lowest frequency, and outputs a high-level signal as a result of comparison (a condition comparison signal) when Dn′ is larger than DL.
  • the AND gate 26 receives the results of comparison outputted from the comparator 24 and comparator 25 respectively and inputs an output signal into a D terminal of the D flip-flop 27 provided in the next stage. Also the inverter 28 inputs a signal obtained by inverting the pulse outputted from the pulse generator 21 into a clock terminal of the D flip-flop 27 .
  • the D flip-flop 27 stores therein an output signal from the AND gate 26 when the signal outputted from the inverter 28 rises, and outputs the stored signal as a detection signal.
  • FIG. 4 is an explanatory view showing circuit configuration of the comparator 24 .
  • the comparator 24 shown in FIG. 4 is a circuit used when a result of comparison of entry value (Dn′) expressed in 2 bits (A 1 , A 0 ) with a value (DH) expressed in 2 bits (B 1 , B 0 ) is outputted as an example.
  • the comparator 24 can perform comparison even if Dn′ and DH are values each expressed in 2 bits or more by being configured the same as the circuit shown in FIG. 4.
  • the comparator 24 comprises two EXOR gates L 11 and L 12 , four inverters L 13 to L 16 , one AND gate L 17 , six OR gates L 18 to L 23 , and two 3-entry AND gates L 24 and L 25 , and of the gates, the OR gates L 19 , L 20 , L 22 , and L 23 are 3-entry OR gates respectively.
  • the comparator shown in FIG. 4 has three terminals OS, OE, and OG each for outputting a comparison result, and when it is determined that the value (Dn′) expressed by (A 1 , A 0 ) is larger than a value (DH) expressed by (B 1 , B 0 ) as a result of comparison, a high-level signal is outputted to an output terminal OG, a high-level signal is outputted to an output terminal OS when it is determined that Dn′ is smaller than DH, and a high-level signal is outputted to an output terminal OE when it is determined that Dn′ is equal to DH.
  • This comparator 24 processes a signal outputted especially from the terminal OS as a detection signal.
  • the bit A 0 is inputted into one of input terminals of the EXOR gate L 11 , input terminal of the inverter L 13 , one of input terminals of the OR gate L 18 , and into a first input terminal of the OR gate L 19 respectively
  • the bit Al is inputted into one of input terminals of the EXOR gate L 12 , input terminal of the inverter L 15 , the second input terminal of the OR gate L 19 , and into a first input terminal of the OR gate L 20 respectively.
  • bit B 0 is inputted into the other input terminal of the EXOR gate L 11 , input terminal of the inverter L 14 , one of input terminals of the OR gate L 21 , and into the first input terminal of the OR gate L 23 respectively, while the bit B 1 is inputted into the other input terminal of the EXOR gate L 12 , input terminal of the inverter L 16 , the first input terminal of the OR gate L 22 , and into the second input terminal of the OR gate L 23 respectively.
  • Output from the EXOR gate L 11 is inputted into one of input terminals of the AND gate L 17 , and output from the EXOR gate L 12 is inputted into the other input terminal of the AND gate L 17 .
  • Output terminal of the AND gate L 17 is connected to the terminal OE.
  • Output from the inverter L 13 is inputted into the other input terminal of the OR gate L 21 as well as in the second input terminal of the OR gate L 22 , while output from the inverter L 14 is inputted into the other input terminal of the OR gate L 18 as well as in the second input terminal of the OR gate L 20 respectively.
  • Output from the inverter L 15 is inputted into the third input terminal of the OR gate L 22 as well as in the third input terminal of the OR gate L 23
  • output from the inverter L 16 is inputted into the third input terminal of the OR gate L 19 as well as into the third input terminal of the OR gate L 20 respectively.
  • Each output from the OR gates L 18 to L 20 is inputted into the NAND gate L 24 , and each output from the OR gates L 21 to L 23 is inputted into the NAND gate L 25 .
  • An output terminal of the NAND gate L 24 is connected to the terminal OG and an output terminal of the NAND gate L 25 is connected to the terminal OS.
  • FIG. 5 is a truth table showing a relation between (A 1 , A 0 ) indicating Dn′, (B 1 , B 0 ) indicating DH, and each output signal in the terminals OS, OE, and OG. It should be noted that, as a signal outputted from the terminal OS, a case where the terminal OS outputs a high-level signal and a case where it outputs a low-level signal are considered herein.
  • the logic “1”, “1” is inputted into the OR gate L 18 , which outputs the logic “1”, the logic “1”, “0”, “0” is inputted into the OR gate L 19 , which outputs the logic “1”, and the logic “0”, “1”, “0” is inputted into the OR gate L 20 , which outputs the logic “1”.
  • the output from the NAND gate L 24 indicates the logic “0”, and a low-level signal is outputted to the terminal OG.
  • the same processing is subjected to each of the remaining five combinations of (A 1 , A 0 ) with (B 1 , B 0 ), and a low-level signal is outputted to the terminal OG.
  • the comparator 25 has the same configuration and operation as those of the comparator 24 described above. It should be noted that, the comparator 25 outputs a high-level detection signal when Dn′ is larger than DL in therefore, a terminal to which the detection signal is outputted should be the terminal OG.
  • FIG. 6 is a time chart for explaining the operation of the carrier detector 11 .
  • the reference signs a to i correspond to the positions a to i shown in FIG. 3, and show status of the signals on these positions respectively.
  • a pulse T 21 is outputted from the pulse generator 21 with the rising T 11 of a clock 1 .
  • the register 23 obtains an output signal T 31 indicating a value (Dn ⁇ 1) as a result of counting in the counter 22 and stores the signal therein with the rising T 11 of the clock 1 .
  • the counter 22 is reset by the pulse T 21 outputted from the pulse generator 21 , and new counting of clocks according to a carrier signal is started.
  • a signal T 41 indicating a value (Dn ⁇ 1′) stored in the register 23 is inputted into the comparators 24 , 25 , and it is determined whether the signal is within an effective range of a frequency or not.
  • the comparator 24 When it is determined that (Dn ⁇ 1) is less than the value (DH) indicating the highest frequency, the comparator 24 outputs a signal T 51 indicating a high level, on the other hand, when it is determined that (Dn ⁇ 1) is greater than the value (DL) indicating the lowest frequency, the comparator 25 outputs a signal T 61 indicating a high level.
  • the AND gate 26 receives two signals each indicating a high level and outputs a signal T 71 indicating a high level.
  • the pulse T 21 outputted from the pulse generator 21 is inverted in the inverter 28 and inputted into a clock terminal of the D flip-flop 27 , so that the D flip-flop 27 receives the signal T 71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T 21 and stores the signal therein.
  • This stored signal is outputted as a detection signal T 81 indicating a high level.
  • a pulse T 22 is again outputted from the pulse generator 21 with the rising T 12 of the clock 1 .
  • the register 23 obtains an output signal T 32 indicating a value (Dn) as a result of counting in the counter 22 with the rising T 12 of the clock 1 and stores the signal therein.
  • a signal T 42 indicating a value (Dn′) stored in the register 23 is inputted into the comparators 24 , 25 , and it is determined whether the signal is within an effective range of a frequency or not. when it is determined that (Dn ⁇ 1′) is less than the value (DH) indicating the highest frequency in the comparator 24 as well as (Dn ⁇ 1′) is greater than the value (DL) indicating the lowest frequency in the comparator 25 , both the comparators 24 and 25 output signals T 51 and T 61 each indicating a high level.
  • the AND gate 26 receives two signals each indicating a high level and outputs the signal T 71 indicating a high level.
  • the D flip-flop 27 receives the signal T 71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T 22 , stores the signal therein, and outputs this stored signal indicating a high level as the detection signal T 81 .
  • the comparator 24 outputs a signal T 51 indicating a high level because the value “1” inputted therein is less than the value DH indicating the highest frequency, but the comparator 25 outputs a signal T 62 indicating a low level because the value “1” inputted therein is less than the value DL indicating the lowest frequency.
  • a signal T 72 indicating a low level is also outputted from the AND gate 26 .
  • the signal T 72 indicating a low level outputted from the AND gate 26 is inputted and stored in the D flip-flop 27 , after a period of time equal to a pulse width of the pulse T 22 as described above, and a signal T 82 indicating the stored low-level signal is outputted as a detection signal.
  • the comparator 24 and comparator 25 are asynchronously operated, therefore, hazard HZ 1 and HZ 2 may occur at the time of transition from the high level to the low level of the signals in each output from the comparators as well as in the output from the AND gate 26 following the outputs.
  • the D flip-flop 27 operates in synchronism with a clock signal according to a pulse outputted from the pulse oscillator 21 , therefore, occurrence of hazard in the signal to be outputted is prevented.
  • the time chart shown in FIG. 6 shows a case where a carrier signal is cut off, and if a frequency of the carrier signal is less than the value indicating the lowest frequency inputted into the comparator 25 , the same operation is effected. Also even if the frequency of the carrier signal is more than the value indicating the highest frequency inputted into the comparator 24 , a signal outputted from the comparator 24 indicates a low level and the AND gate 26 also outputs a signal indicating a low level, therefore the operation is resultantly the same as that described above.
  • a detection signal outputted from the carrier detector 11 as explained above shows a low level when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted.
  • the signal switching circuit 10 connects, after receiving this low-level detection signal, the common contact 10 a to the switching contact 10 b to which a clock 2 is supplied, and selects the clock 2 as an input signal to be inputted into the phase comparator 12 .
  • the phase comparator 12 keeps, in order to maintain the locked state to the inputted clock 2 , the locked state even when no carrier signal is inputted or a carrier signal outside an effective range of a frequency is inputted, and when an effective carrier signal is detected again in the carrier detector 11 , namely when a high-level signal is inputted into the signal switching circuit 10 as a detection signal, the carrier signal is inputted into the phase comparator 12 , and a synchronous signal can speedily be received by hardly generating a lock-up time.
  • FIG. 7 is a block diagram showing schematic configuration of another carrier detector 11 .
  • the carrier detector 11 shown in FIG. 7 is different from the carrier detector 11 shown in FIG. 3 in points that a clock 1 is inputted into the counter 22 , a carrier signal is inputted into the pulse generator 21 , and that a signal indicating an overflow in the counter 22 is inputted into a reset terminal (R) of the D flip-flop 27 .
  • oscillation frequency of the clock 1 is required to be sufficiently higher than that of the carrier signal. It should be noted that, the same reference numerals are assigned to sections common to those in FIG. 3, and description thereof is omitted herein.
  • FIG. 8 is a time chart for explaining an operation of the carrier detector 11 shown in FIG. 7.
  • the reference signs a to j correspond to positions a to j shown in FIG. 7, and show states of signals in the positions respectively.
  • a pulse T 21 is outputted from the pulse generator 21 with the rising T 1 of a carrier signal. Also, the register 23 obtains an output signal T 31 indicating a value (Dn ⁇ 1) as a result of counting in the counter 22 and stores the signal therein with the rising T 1 of the carrier signal. The counter 22 is reset by the pulse T 21 outputted from the pulse generator 21 and new counting of the clock 1 is started.
  • a signal T 51 indicating a value (Dn ⁇ 1′) stored in the register 23 is inputted into the comparators 24 and 25 , and it is determined whether the signal is within an effective range of a frequency or not.
  • Dn ⁇ 1′ is less than the value (DH) indicating the highest frequency
  • the comparator 24 outputs a signal T 61 indicating a high level
  • the comparator 25 outputs a signal T 71 indicating a high level.
  • the AND gate 26 receives two signals each indicating a high level, and outputs a signal T 81 indicating a high level.
  • the pulse T 21 outputted from the pulse generator 21 is inverted in the inverter 28 , and inputted into a clock terminal of the D flip-flop 27 , so that the D flip-flop 27 receives the signal T 71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T 21 and stores the signal therein. This stored signal is outputted as a detection signal T 91 indicating a high level.
  • a signal T 52 indicating a value.(Dn′) stored in the register 23 is inputted into the comparators 24 and 25 , and it is determined whether the signal is within an effective range of a frequency or not.
  • Dn ⁇ 1′ is less than the value (DH) indicating the highest frequency in the comparator 24 and that Dn ⁇ 1′ is greater than the value (DL) indicating the lowest frequency in the comparator 25
  • both the comparators 24 and 25 output signals T 61 and T 71 each indicating a high level.
  • the AND gate 26 receives two signals each indicating a high level, and outputs the signal T 81 indicating a high level.
  • the D flip-flop 27 receives the signal indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T 22 , stores the signal therein, and outputs this stored signal indicating a high level as the detection signal T 91 .
  • the counting by the counter 22 results in an inevitable overflow, and then the counter 22 outputs an overflow signal (OVF) T 41 indicating a high level, and the D flip-flop 27 receives this overflow signal T 41 in the reset terminal thereof, so that the data (a high-level signal in this case) stored on the rising of the overflow signal T 41 can be reset to a low level.
  • OVF overflow signal
  • a detection signal T 92 indicating a low level is outputted from the D flip-flop 27 , which allows a cut-off of the carrier signal to be detected.
  • the time chart shown in FIG. 8 shows especially the case where a carrier signal is cut off, the case where a frequency of a carrier signal is outside an effective range can be detected by the comparator 24 or the comparator 25 .
  • the clock 1 is an object for counting by the counter 22
  • a pulse number of the clock 1 during the first transitional period of the pulse for the carrier signal is a result of counting by the counter 22 to be stored in the register 23 .
  • the comparator 24 outputs a low-level signal when a counted result stored in the register 23 is smaller than the value indicating the highest frequency, namely than the pulse number (DH) of the clock 1 between pulses of the carrier signal with the highest frequency.
  • the comparator 25 outputs a low-level signal when a counted result stored in the register 23 is larger than the value indicating the lowest frequency, namely than the pulse number (DH) of the clock 1 between pulses of the carrier signal with the lowest frequency.
  • the AND gate 26 also outputs a signal indicating a low-level, therefore, the operation thereof results in the same as the operation in the carrier detector 11 shown in FIG. 3 as described above.
  • Embodiment 1 when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted by the carrier detector 11 , a detection signal indicating a low level is outputted, and the signal switching circuit 10 inputs a clock 2 having a frequency equivalent to the normal carrier signal into the phase comparator 12 by receiving this detection signal indicating a low level, and inputs the carrier signal into the phase comparator 23 when the detection signal indicates a high level, so that, even when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted, the locked state is not unlocked, and a lock-up time required when an effective carrier signal is detected again can be reduced, which allows high-speed as well as stable phase locking to be achieve.
  • FIG. 9 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 2.
  • the semiconductor integrated circuit according to Embodiment 2 comprises a carrier detector 11 , a phase comparator 12 , a charge pump 13 , a loop filter 14 , a voltage control oscillator 15 , a 1/N divider 16 , and a signal switching circuit 30 .
  • Same reference numerals are assigned to sections common to those in FIG. 2 according to Embodiment 1 and description thereof is omitted herein.
  • the signal switching circuit 30 is a circuit comprising a switch enabling switching of connection with a common contact 30 a to either of a switching contact 30 b or a switching contact 30 c according to a detection signal outputted from the carrier detector 11 .
  • the common contact 30 a is connected to a terminal of the voltage control oscillator 15 with a control signal inputted therein
  • the switching contact 30 b is connected to a voltage source 31
  • the switching contact 30 b is connected to an output terminal of the loop filter 14 .
  • the voltage source 31 is a voltage source for suppling a voltage equivalent to a control voltage generated in the loop filter 14 when a normal carrier signal is inputted into the phase comparator 12 .
  • the voltage control oscillator 15 outputs an oscillation signal with a frequency correlated to the control voltage supplied by the voltage source 31 as a result of synchronous detection, and also inputs the signal in the 1/N divider 16 .
  • output from the loop filter 14 is not inputted into the voltage control oscillator 15 , but an oscillation signal according to the voltage supplied by the voltage source 31 is inputted from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 .
  • the oscillation signal according to the voltage supplied by the voltage source 31 has been inputting from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 till the time just before the switching of the contact to the switching contact 30 c is performed in this signal switching circuit 30 , therefore, different from a case where a phase of a carrier signal and that of a signal not oscillated from the 1/N divider or of a signal with a substantially different frequency are compared to each other, the signal having been inputted into the phase comparing circuit 12 has a frequency sufficiently close to that of the carrier signal, which allows high-speed phase locking to be performed and a synchronous signal to speedily be obtained.
  • FIG. 10 is a block diagram showing schematic configuration of an another semiconductor integrated circuit according to Embodiment 2.
  • the signal switching circuit 30 is provided in between the loop filter 14 and the voltage control oscillator 15 so that switching is operated between the output from the loop filter 14 and the output from the voltage source 31 and the switched output is inputted into the voltage control oscillator 15 , but as the semiconductor integrated circuit shown in FIG. 10, the signal switching circuit 30 may be provided in between the charge pump 13 and the loop filter 14 so that charge to be supplied from the charge pump 13 to the loop filter 14 when a normal carrier signal is inputted may be supplied to the filter by a current source 32 .
  • the common contact 30 a is connected to an input terminal of the loop filter 14
  • the switching contact 30 c is connected to an output terminal of the charge pump 13 . Therefore, the signal switching circuit 30 supplies, when the detection signal indicating a low level is received from the carrier detector 11 , a current supplied from the current source 32 to the loop filter 14 , and supplies, when the detection signal indicating a high level is received, a current outputted from the charge pump 13 to the loop filter 14 , which allows reduction of a lock-up time and high-speed as well as stable phase locking to be achieved like in the semiconductor integrated circuit shown in FIG. 9.
  • FIG. 11 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 3.
  • the semiconductor integrated circuit according to Embodiment 3 comprises a carrier detector 11 , a phase comparator 12 , a charge pump 13 , a loop filter 14 , a voltage control oscillator 15 , a 1/N divider 16 , and a signal switching circuit 40 .
  • the same reference numerals are assigned to the sections common to those in FIG. 2 and description thereof is omitted herein.
  • the signal switching circuit 40 is a circuit comprising a switch for turning ON/OFF the connection between a common contact 40 a and a switching contact 40 b according to a detection signal outputted from the carrier detector 11 and a capacitor CH.
  • the common contact 40 a is connected to a terminal of the voltage control oscillator 15 with a control signal inputted therein, and the switching contact 40 b is connected to an output terminal of the loop filter 14 .
  • the capacitor CH is connected in between a signal line linking the common contact 40 a to the terminal of the voltage control oscillator 15 with a control signal inputted therein and a ground, and accumulates a voltage to be outputted from the loop filter 14 as a control signal and stores therein the voltage when the common contact 40 a and switching contact 40 b are connected to each other, namely when the switch is ON.
  • the signal switching circuit 40 when no carrier signal is inputted, or when a carrier signal outside an effective range of a frequency is inputted therein, a low-level detection signal outputted from the carrier detector 11 is inputted into the signal switching circuit 40 , due to which the connection between the common contact 40 a and the switching contact 30 b is disconnected. Namely, the switch is turned OFF, and the voltage held in the capacitor CH is inputted into the voltage control oscillator 15 as a control voltage.
  • the voltage control oscillator 15 outputs an oscillation signal with a frequency correlated to the control voltage supplied by the capacitor CH as a result of synchronous detection, and also inputs the signal into the 1/N divider 16 .
  • output from the loop filter 14 is not inputted into the voltage control oscillator 15 , but an oscillation signal according to the control voltage supplied by the capacitor CH is inputted from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 .
  • the oscillation signal according to the voltage supplied by the capacitor CH is inputting from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 just before the switch in this signal switching circuit 40 is turned ON, therefore, different from the case where a phase of the carrier signal is compared to that of a signal having a frequency sufficiently apart from the frequency of the carrier signal, phase locking can be performed more quickly and a synchronous signal can speedily be obtained.
  • the output voltage from the loop filter 14 immediately before the ON state of the switch for the signal switching circuit 40 is effected is held in the capacitor CH, and this held output voltage is inputted into the voltage control oscillator 15 as a control voltage, so that the oscillation signal having a frequency closer to a frequency of an effective carrier signal inputted again can be obtained from the voltage control oscillator 15 , therefore, even when the frequency of a carrier signal varies, phase locking based on a minimum phase difference can be set as a starting point of the locking operation, which allows further more reduction of a lock-up time to be achieved.
  • FIG. 12 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 3.
  • the signal switching circuit 40 is provided in between the loop filter 14 and the voltage control oscillator 15 so that switching is operated between the output from the loop filter 14 and the voltage held in capacitor CH and the switched output is inputted into the voltage control oscillator 15 , but as the semiconductor integrated circuit shown in FIG. 12, the signal switching circuit 40 may be provided in between the charge pump 13 and the loop filter 14 so that charge to be supplied from the charge pump 13 to the loop filter 14 when a normal carrier signal is inputted is accumulated and held in the capacitor CH, and this held charge may be supplied to the loop filter 14 .
  • the common contact 40 a is connected to an input terminal of the loop filter 14
  • the switching contact 40 b is connected to an output terminal of the charge pump 13 . Accordingly, the signal switching circuit 40 supplies, when the detection signal indicating a low level is received from the carrier detector 11 , a current supplied from the capacitor CH to the loop filter 14 , and supplies, when the detection signal indicating a high level is received, a current outputted from the charge pump 13 to the loop filter 14 , which allows reduction of a lock-up time and high-speed as well as stable phase locking to be achieved like in the semiconductor integrated circuit shown in FIG. 11.
  • the semiconductor integrated circuits according to Embodiments 1 to 3 as described above have the signal switching circuits 10 , 30 , 40 , carrier detector 11 , phase comparator 12 , charge pump 13 , loop filter 14 , voltage control oscillator 15 , and 1/N divider 16 as components, but the voltage control oscillator 15 and/or further the loop filter 14 may be provided as external circuits, and a negative feedback loop may be formed by inputting an oscillation signal outputted from the externally provided voltage control oscillator 15 to be supplied back to this semiconductor integrated circuit.
  • the signal switching circuits 10 , 30 , 40 , carrier detector 11 , phase comparator 12 , and charge pump 13 , or the configuration with the loop filter 14 or the voltage control oscillator 15 added to the above configuration may be integrated into one chip (forming an IC).
  • FIG. 13 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 13 shows a state where a semiconductor integrated circuit 50 is obtained by integrating the configuration comprising the signal switching circuit 10 , carrier detector 11 , phase comparator 12 , charge pump 13 , and 1/N divider 16 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 50 as external circuits, while the configuration other than that described above is the same as the configuration shown in FIG. 2.
  • the design can be changed as required depending on whether the configuration other than the configuration comprising the signal switching circuit 10 , carrier detector 11 , phase comparator 12 , and charge pump 13 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 50 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • FIG. 14 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 2.
  • FIG. 14 shows a state where a semiconductor integrated circuit 60 is obtained by integrating the configuration, especially in FIG. 10, comprising the signal switching circuit 30 , carrier detector 11 , phase comparator 12 , charge pump 13 , 1/N divider 16 , and voltage source 31 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 60 as external circuits.
  • the design can be changed as required depending on whether the configuration other than the configuration comprising the signal switching circuit 30 , carrier detector 11 , phase comparator 12 , charge pump 13 , and voltage source 31 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 60 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • FIG. 15 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to Embodiment 3.
  • FIG. 15 shows a state where a semiconductor integrated circuit 70 is obtained by integrating the configuration comprising the signal switching circuit 40 , carrier detector 11 , phase comparator 12 , charge pump 13 , and 1/N divider 16 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 70 as external circuits, and the configuration other than that described above is the same as the configuration shown in FIG. 12.
  • the design can be changed as required depending on whether the configuration other than the configuration comprising the signal switching circuit 40 , carrier detector 11 , phase comparator 12 , and charge pump 13 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 70 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • the semiconductor integrated circuit according to any of Embodiments 1 to 3 can function as a PLL circuit applied in radio equipment such as a portable telephone, an automobile telephone, and a cordless telephone; tuning to a frequency, a detector, data reproduction, and clock reproduction in a modem for wire or wireless modem; or a frequency synthesizer and a motor speed controller or the like, and the phase comparator 12 can be selected as a mixer type of phase comparator, a digital system of phase comparator, or a phase frequency comparator for designing as required; the loop filter 14 as an active loop filter; and the voltage control oscillator 15 as an emitter-linked multi-vibrator, a voltage control oscillator with configuration of CMOS, or a voltage control oscillator using an operation amplifier each according to any of those object devices.
  • a signal for maintaining oscillation and output of a synchronous signal (internal oscillation signal) is replaced and can be inputted into a voltage control oscillator, and when an effective signal is inputted again, a high-speed locking operation can be preformed and a synchronous signal can speedily be obtained as compared to the case where a feedback loop operation is started from the state in which an internal oscillation signal is not outputted from the voltage control oscillator, namely from the state in which there is no feedback signal therein.

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A cut-off state of a carrier signal or a carrier signal outside an effective range of a frequency is detected by a carrier detector, and a signal switching circuit inputs a clock 2 from an external device into a phase comparator in place of the carrier signal, with which a locked state is maintained in a PLL comprising the phase comparator, a charge pump, a loop filter, a voltage control oscillator, and a 1/N divider, so that a high-speed locking operation is realized to another appropriate carrier signal.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a semiconductor integrated circuit for receiving a specified signal such as a carrier signal and a feedback signal outputted from a voltage control oscillator for outputting a synchronous signal based on the specified signal, comparing the phase of the specified signal to the phase of the feedback signal and outputting a comparison signal indicating a result of comparison to the voltage control oscillator, and more specifically to a semiconductor integrated circuit for forming a PLL (Phase-Locked Loop) to perform a locking operation. [0001]
  • BACKGROUND OF THE INVENTION
  • FIG. 1 is a block diagram showing schematic configuration of a PLL circuit based on the conventional technology. In FIG. 1, the conventional type of PLL circuit comprises a [0002] phase comparator 102, a charge pump 103, a loop filter 104, a voltage control oscillator 105, and a 1/N divider 106.
  • Herein, especially a PLL circuit for receiving a carrier signal indicating an FM input signal as an input signal and obtaining a synchronous signal to this carrier signal is described. In FIG. 1, the [0003] phase comparator 102 compares a timing of the rising point of the received carrier signal to that of an oscillation signal received from the voltage control oscillator 105 through the 1/N divider 106 (an oscillation signal received from the voltage control oscillator 105 through the 1/N divider 106 is referred to as an internal oscillation signal hereinafter), and when an rising of the internal oscillation signal is delayed as compared to the carrier signal, namely when the frequency of the internal oscillation signal is lower than the frequency of the carrier signal inputs a signal UP as a low level into the gate of a P channel type of MOS transistor 112 in the charge pump 103 during that period.
  • On the other hand, when the rising of the internal oscillation signal is leading the carrier signal, namely when a frequency of the internal oscillation signal is higher than the frequency of the carrier signal inputs a signal DOWN as a high level into the gate of a N channel type of [0004] MOS transistor 113 in the charge pump 103 during that period.
  • The [0005] charge pump 103 is configured so that a current source 111, the P channel type of MOS transistor 112, the N channel type of MOS transistor 113, and a current source 114 are serially connected to each other between a power unit and the ground, and a node (node N) of the MOS transistor 112 and MOS transistor 113 is connected to the voltage control oscillator 105 through the loop filter 104.
  • When a signal UP indicating a low level is inputted into the gate of the [0006] MOS transistor 112 the MOS transistor 112 is turned ON and a positive charge is supplied from the current source 111 to the node N. Namely, a positive charge is supplied to the loop filter 104 that is provided in the next stage. The amplitude of this positive charge is obtained by integrating the current values for the current source 111 over a period of time for which the signal UP keeps on indicating the low level.
  • On the other hand, when a signal DOWN indicating a high level is inputted into the gate of the [0007] MOS transistor 113, the MOS transistor 113 is turned on and a negative charge is supplied from the current source 114 to the node N. Namely, a negative charge is supplied to the loop filter 104 provided in the next stage. The amplitude of this negative charge is obtained by integrating the current values for the current source 114 over a period of time for which the signal DOWN keeps on indicating the high level.
  • The [0008] loop filter 104 is configured so that a resistor 115 and a capacitor 116 are serially connected to each other between a node N and the ground and it accumulates the charge supplied from the charge pump 103 in the capacitor 116 through the resistor 115 and generates a control voltage for controlling the voltage control oscillator 105 provided in the next stage.
  • The [0009] voltage control oscillator 105 is an oscillator for outputting a signal with a frequency decided according to a control voltage, and can obtain this oscillation signal as a synchronous signal. Further, this oscillation signal is inputted into the 1/N divider 106. The 1/N divider 106 subjects the oscillation signal from the voltage control oscillator 105 to 1/N-division so that the frequency of the oscillation signal from the voltage control oscillator 105 coincides with the frequency of the carrier signal, and outputs the subjected signal as an internal oscillation signal as described above. This internal oscillation signal is inputted again into the phase comparator 102, which effects formation of a negative feedback loop for receiving an output signal as an input signal again.
  • Thus, the PLL circuit increases the frequency of the internal oscillation signal by feeding a positive voltage corresponding to the phase difference to the [0010] voltage control oscillator 105 as a control signal when the phase of the internal oscillation signal is delayed with respect to the carrier signal. Namely, a higher frequency can make the phase lead. When the phase of the internal oscillation signal leads the carrier signal the frequency of the internal oscillation signal is lowered by feeding a negative voltage corresponding to the phase difference to the voltage control oscillator 105 as a control signal. Namely, a lower frequency can make the phase delayed.
  • By the action of negative feedback described above, the frequency of the internal oscillation signal coincides with the carrier signal in its frequency as well as phase thereof, therefore, a synchronous signal that accurately indicates the frequency of the carrier signal can be outputted. The state where the frequency of this carrier signal coincides with that of the internal oscillation signal is termed as a locked state, and the period of time required to reach this locked state is termed as lock-up time. [0011]
  • In the PLL circuit shown in FIG. 1, operations of the [0012] charge pump 103 as well as the loop filter 104 can equivalently be realized by a digital circuit and there has been distributed a digital PLL obtained by changing the configuration including those components described above, phase comparator 102, voltage control oscillator 105, and 1/N divider 106 to a digital format.
  • The digital PLL, especially a PLL-IC obtained by forming the digital PLL to an IC is applied in a digital system such as an FSK modem demodulator for demodulating an A/D converted carrier signal and a frequency synthesizer for a transceiver. [0013]
  • However, in the conventional type of PLL circuit, a locked stage is unlocked when a carrier signal is not inputted because of its being shut off due to an external factor or the like or when a carrier signal outside an effective range of a frequency is inputted, and when an appropriate carrier signal is again inputted a sequential operation for reaching the locked state again (described a locking operation hereinafter) is required to be performed. As described above, a long time is required for the lock-up operation, therefore, a synchronous signal can not speedily be obtained. [0014]
  • SUMMARY OF THE INVENTION
  • The present invention was made to solve the problems described above, and it is an object of the present invention to perform a high-speed locking operation and realize a high-speed and stable feedback loop operation when an appropriate carrier signal is inputted again after entry of a carrier signal is cut off or a carrier signal outside an effective range of a frequency is inputted. [0015]
  • In order to solve the above problems and achieve the object, in the present invention, a semiconductor integrated circuit for comparing a phase of a specified signal (such as a carrier signal) to that of an internal oscillation signal (a feedback signal) outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a carrier signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator; the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the specified signal or the comparison signal outputted from the phase comparing unit to a signal for maintaining the internal oscillation signal having been outputted up to the time just before switching from the voltage control oscillator according to the oscillating state detected by the oscillating state detector, namely to a control signal inputted into the voltage control oscillator to make the oscillator keep on outputting the internal oscillation signal. [0016]
  • With the above invention, an oscillating state of the specified signal is detected by the carrier detector, and the specified signal or the comparison signal is switched to a signal for maintaining oscillation and output of an internal oscillation signal outputted from the voltage control oscillator according to the detected oscillating state, so that, for example, when the specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the internal oscillation signal is not cut off by inputting a signal for making the voltage control oscillator keep on outputting an internal oscillation signal having been outputted up to the time just before switching from the voltage control oscillator therein, therefore, when a normal specified signal is inputted again, a locking operation can be speeded up as compared to the case where a feedback loop operation is started from the state in which the internal oscillation signal is not outputted from the voltage control oscillator, namely from the state in which there is no feedback signal. [0017]
  • According to one feature of the present invention, a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator; the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching entry to the phase comparing unit from the specified signal to a previously-prepared signal (clock [0018] 2) with a specified frequency according to the oscillating state detected by the oscillating state detector.
  • With the above invention, an oscillating state of the specified signal is detected by the oscillating state detector, and the specified signal is switched to the [0019] clock 2 to be inputted into the phase comparing unit according to the detected oscillating state, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, therefore, a lock-up time required when an effective signal is detected again can be reduced, which allows a high-speed and stable feedback loop operation to be realized.
  • According to one feature of the present invention, a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator; the semiconductor integrated circuit comprises an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the comparison signal outputted from the phase comparing unit to a signal generated depending on a constant voltage source or a constant current source according to the oscillating state detected by the oscillating state detector. [0020]
  • With the above invention, an oscillating state of the specified signal is detected and the comparison signal is switched to a signal generated depending on the constant voltage source for supplying a specified voltage or the constant current source for supplying a specified charge according to the detected oscillating state, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, therefore, a lock-up time required when an effective signal is detected again can be reduced, which allows a high-speed and stable feedback loop operation to be realized. [0021]
  • According to one feature of the present invention, a semiconductor integrated circuit for comparing a phase of a specified signal to that of an internal oscillation signal outputted from a voltage control oscillator by a phase comparing unit, and receiving a synchronous signal in synchronism to a specified signal by inputting a result of the comparison in this phase comparing unit, namely a comparison signal indicating a phase difference between the specified signal and internal oscillation signal to be supplied back to the voltage control oscillator; the semiconductor integrated circuit comprises a holding unit for holding therein the comparison signal outputted from the phase comparing unit; an oscillating state detector for detecting an oscillating state of the specified signal; and a signal switch for switching the comparison signal to a voltage held in the holding unit according to the oscillating state detected by the oscillating state detector. [0022]
  • With the above invention, the comparison signal outputted from the phase comparing unit is held in the holding unit, and the signal switch switches entry to a loop filter or the voltage control oscillator from the comparison signal to a voltage held in the holding unit according to the oscillating state of the specified signal detected by the oscillating state detector, so that, for example, even when a specified signal is not detected or when a signal outside a specified range of a frequency is inputted, the locked state is not unlocked, and a feedback signal according to the comparison signal in the previous locked state is inputted, therefore, a lock-up time required when an effective signal is detected again can further be reduced, which allows a high-speed and stable feedback loop operation to be realized. [0023]
  • According to one feature of the present invention, a semiconductor integrated circuit in addition has a oscillating state detector which checks presence of the specified signal and/or a frequency of the specified signal, and outputs, when it is determined that the specified signal is not being inputted or that a frequency of the specified signal is outside a prespecified range, a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and a signal switch which switches the specified signal or the comparison signal outputted from the phase comparing unit to a signal for maintaining an internal oscillation signal according to this detection signal. [0024]
  • According to one feature of the present invention, a semiconductor integrated circuit in addition has a oscillating state detector comprising a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock (clock [0025] 1) or a number of external clocks during a specified period of time according to the specified signal, and a condition comparing unit for comparing a pulse number or a pulse number of the clock 1 counted by the counter to a comparison object value indicating the prespecified range for a frequency of the specified signal and outputting a condition comparison signal, and also the specified detector outputs the detection signal according to the condition comparison signal.
  • According to one feature of the present invention, a semiconductor integrated circuit in addition has a voltage control oscillator internally provided therein as one of the components to form a PLL (Phase-Locked Loop). [0026]
  • With the above invention, the voltage control oscillator is internally provided therein, and a function as the PLL circuit for controlling the voltage control oscillator is effected by a control voltage generated according to the comparison signal outputted from the phase comparing unit, so that an external circuit for functioning as the PLL circuit is reduced, which allows an operation of the PLL by one chip and minimization of the PLL circuit to be achieved.[0027]
  • Other objects and features of this invention will become apparent from the following description with reference to the accompanying drawings. [0028]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram showing schematic configuration of the PLL circuit based on the conventional technology. [0029]
  • FIG. 2 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to [0030] Embodiment 1 of the present invention.
  • FIG. 3 is a block diagram showing internal configuration of the carrier detector in the semiconductor integrated circuit according to [0031] Embodiment 1.
  • FIG. 4 is an explanatory view showing circuit configuration of the comparator in the semiconductor integrated circuit according to [0032] Embodiment 1.
  • FIG. 5 is a truth table showing a relation among (A[0033] 1, A0), (B1, B0), and each output signal in the terminals OS, OE, and OG in the semiconductor integrated circuit according to Embodiment 1.
  • FIG. 6 is a time chart for explaining the operation of the carrier detector in the semiconductor integrated circuit according to [0034] Embodiment 1.
  • FIG. 7 is a block diagram showing schematic configuration of another carrier detector in the semiconductor integrated circuit according to [0035] Embodiment 1.
  • FIG. 8 is a time chart for explaining an operation of another carrier detector in the semiconductor integrated circuit according to [0036] Embodiment 1.
  • FIG. 9 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to [0037] Embodiment 2 of the present invention.
  • FIG. 10 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0038] Embodiment 2.
  • FIG. 11 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to [0039] Embodiment 3 of the present invention.
  • FIG. 12 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0040] Embodiment 3.
  • FIG. 13 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0041] Embodiment 1.
  • FIG. 14 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0042] Embodiment 2.
  • FIG. 15 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0043] Embodiment 3.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Detailed description is made for a preferred embodiment of the operational amplifier according to the present invention. It should be noted that this invention is not limited by these embodiment. [0044]
  • Detailed description is made hereinafter for the preferred embodiments of the semiconductor integrated circuit according to the present invention with reference to the related drawings. It should be noted that, the present invention is not limited by these embodiments. [0045]
  • FIG. 2 is a block diagram showing schematic configuration of a semiconductor integrated circuit according to [0046] Embodiment 1. In FIG. 2, the semiconductor integrated circuit according to Embodiment 1 comprises a signal switching circuit 10, a carrier detector 11, a phase comparator 12, a charge pump 13, a loop filter 14, a voltage control oscillator 15, and a 1/N divider 16.
  • Herein, especially a case where the [0047] signal switching circuit 10, carrier detector 11, phase comparator 12, charge pump 13, loop filter 14, voltage control oscillator 15, and 1/N divider 16 are configured by a digital circuit is described, and this semiconductor integrated circuit functions as a PLL circuit for obtaining a synchronous signal to the carrier signal by inputting therein signals (carrier signal) for converting a carrier of, for instance, an FSK signal to square waves due to A/D conversion as an input signal.
  • In FIG. 2, the [0048] signal switching circuit 10 is a circuit comprising a switch enabling switching of connection with a common contact 10 a to either of a switching contact 10 b or a switching contact 10 c. In the signal switching circuit 10, the common contact 10 a is connected to a terminal of the phase comparator 12 to which an input signal is inputted, the switching contact 10 b connected to an external oscillator not shown receives the clock 2 and the switching contact 10 c receives a carrier signal. The clock 2 is a clock signal that oscillates at a frequency equivalent to that of the carrier signal.
  • As described above, the [0049] signal switching circuit 10 can select either of the clock 2 or the carrier signal as a signal to be inputted into the phase comparator 12. For example, when a detection signal outputted from the carrier detector 11 indicates a high level the common contact 10 a is connected to the switching contact 10c in which the carrier signal is inputted, and when a detection signal outputted from the carrier detector 11 indicates a low level the common contact 10 a is connected to the switching contact 10 b in which the clock 2 is inputted.
  • The [0050] phase comparator 12 comprises an EX-OR circuit or a R-S type of flip-flop circuit, and compares a timing of the rising point of a signal outputted from the signal switching circuit 10 (described a selected input signal hereinafter) to that of an oscillation signal (described an internal oscillation signal hereinafter) as a feedback signal to the voltage control oscillator 15 inputted through the 1/N divider 16, and when the rising of the internal oscillation signal is delayed with respect to the selected input signal, namely when a frequency of the selected input signal is lower than that of the internal oscillation signal, a signal UP at a low level is inputted into the charge pump 13 for that period of time.
  • On the other hand, when the rising of the internal oscillation signal is leading with respect to the selected input signal, namely when a frequency of the selected input signal is higher than that of the internal oscillation signal, a signal DOWN at a high level is inputted into the [0051] charge pump 13 for that period of time.
  • The [0052] charge pump 13 is a circuit for feeding a current for driving the loop filter 14 provided in the next stage, it feeds a positive current to the loop filter 14 provided in the next stage when the signal UP indicating a low level is received from the phase comparator 12, and feeds a negative current to the loop filter 14 provided in the next stage when the signal DOWN indicating a high level is received therefrom.
  • The [0053] loop filter 14 is a low-pass filter which removes unnecessary higher harmonics and noise and also generates a positive or negative control voltage for controlling the voltage control oscillator 15 provided in the next stage according to the current supplied from the charge pump 13. The voltage control oscillator 15 is an oscillator for outputting a signal with a frequency decided according to the control voltage outputted from the charge pump 13, it can obtain this oscillation signal as a synchronous signal. Further, this oscillation signal is inputted into the 1/N divider 16.
  • The 1/[0054] N divider 16 subjects the oscillation signal from the voltage control oscillator 15 to 1/N-division so that the frequency of the oscillation signal from the voltage control oscillator 15 coincides with the frequency of the selected input signal, and outputs the subjected signal as an internal oscillation signal. A negative feedback loop for receiving an output signal as an input signal is formed by inputting again this internal oscillation signal in the phase comparator 12.
  • As described above, the semiconductor integrated circuit according to [0055] Embodiment 1 increases the frequency of the internal oscillation signal by feeding a positive voltage corresponding to the phase difference to the voltage control oscillator 15 as a control signal when the phase of an internal oscillation signal is delayed with respect to a selected input signal. Namely, a higher frequency can make the phase lead. On the other and, when the phase of the internal oscillation signal leads the selected input signal, the frequency of the internal oscillation signal is lowered by feeding a negative voltage corresponding to the difference to the voltage control oscillator 15 as a control signal. Namely a lower frequency can make the phase delayed.
  • The locked state that the internal oscillation signal is coincident with the selected input signal in its frequency as well as phase thereof is effected by the action of the negative feedback as described above, which allows a synchronous signal accurately indicating a frequency of the selected input signal to be outputted. [0056]
  • Next, description is made for the [0057] carrier detector 11. The carrier detector 11 is a circuit for receiving a carrier signal and a clock 1 generated in an external oscillator not shown in the figure, detecting whether the carrier signal is cut off or whether a carrier signal outside an effective range of a frequency is inputted, and outputting a detection signal, for example, as a low-level signal.
  • FIG. 3 is a block diagram showing internal configuration of the [0058] carrier detector 11. In FIG. 3, the carrier detector 11 comprises a pulse generator 21, a counter 22, a register 23, comparators 24 and 25, a AND gate 26, a D flip-flop 27, and an inverter 28.
  • The [0059] pulse generator 21 is a circuit for receiving a clock 1 and outputting a pulse with a smaller pulse width than that of the clock 1 on rising of the clock 1. The pulse generator 21 is realized by a device such as an one-shot multi-vibrator.
  • The [0060] counter 22 is a circuit for receiving a carrier signal and counting a pulse number (Dn) of this carrier signal. The counter 22 is reset by the entry of a pulse outputted from the pulse generator 21. The register 23 is a circuit for receiving a clock 1, obtaining and storing theirin a value (Dn′) indicating a counted result by the counter 22 on rising of the clock 1.
  • The [0061] comparator 24 compares the value (Dn′) stored in the register 23 to an upper limit of a recognizable frequency range as a normal carrier signal, namely a value (DH) indicating an effective highest frequency, and outputs a high-level signal as a result of comparison (a condition comparison signal) when Dn′ is smaller than DH.
  • On the other hand, the [0062] comparator 25 compares the value (Dn′) stored in the register 23 to a lower limit of a recognizable frequency range as a normal carrier signal, namely a value (DL) indicating an effective lowest frequency, and outputs a high-level signal as a result of comparison (a condition comparison signal) when Dn′ is larger than DL.
  • The AND [0063] gate 26 receives the results of comparison outputted from the comparator 24 and comparator 25 respectively and inputs an output signal into a D terminal of the D flip-flop 27 provided in the next stage. Also the inverter 28 inputs a signal obtained by inverting the pulse outputted from the pulse generator 21 into a clock terminal of the D flip-flop 27.
  • The D flip-[0064] flop 27 stores therein an output signal from the AND gate 26 when the signal outputted from the inverter 28 rises, and outputs the stored signal as a detection signal.
  • Next, description is made for circuit configuration of the [0065] comparator 24. FIG. 4 is an explanatory view showing circuit configuration of the comparator 24. It should be noted that the comparator 24 shown in FIG. 4 is a circuit used when a result of comparison of entry value (Dn′) expressed in 2 bits (A1, A0) with a value (DH) expressed in 2 bits (B1, B0) is outputted as an example. The comparator 24 can perform comparison even if Dn′ and DH are values each expressed in 2 bits or more by being configured the same as the circuit shown in FIG. 4.
  • In FIG. 4, the [0066] comparator 24 comprises two EXOR gates L11 and L12, four inverters L13 to L16, one AND gate L17, six OR gates L18 to L23, and two 3-entry AND gates L24 and L25, and of the gates, the OR gates L19, L20, L22, and L23 are 3-entry OR gates respectively.
  • The comparator shown in FIG. 4 has three terminals OS, OE, and OG each for outputting a comparison result, and when it is determined that the value (Dn′) expressed by (A[0067] 1, A0) is larger than a value (DH) expressed by (B1, B0) as a result of comparison, a high-level signal is outputted to an output terminal OG, a high-level signal is outputted to an output terminal OS when it is determined that Dn′ is smaller than DH, and a high-level signal is outputted to an output terminal OE when it is determined that Dn′ is equal to DH. This comparator 24 processes a signal outputted especially from the terminal OS as a detection signal.
  • In FIG. 4, the bit A[0068] 0 is inputted into one of input terminals of the EXOR gate L11, input terminal of the inverter L13, one of input terminals of the OR gate L18, and into a first input terminal of the OR gate L19 respectively, while the bit Al is inputted into one of input terminals of the EXOR gate L12, input terminal of the inverter L15, the second input terminal of the OR gate L19, and into a first input terminal of the OR gate L20 respectively.
  • The bit B[0069] 0 is inputted into the other input terminal of the EXOR gate L11, input terminal of the inverter L14, one of input terminals of the OR gate L21, and into the first input terminal of the OR gate L23 respectively, while the bit B1 is inputted into the other input terminal of the EXOR gate L12, input terminal of the inverter L16, the first input terminal of the OR gate L22, and into the second input terminal of the OR gate L23 respectively.
  • Output from the EXOR gate L[0070] 11 is inputted into one of input terminals of the AND gate L17, and output from the EXOR gate L12 is inputted into the other input terminal of the AND gate L17. Output terminal of the AND gate L17 is connected to the terminal OE.
  • Output from the inverter L[0071] 13 is inputted into the other input terminal of the OR gate L21 as well as in the second input terminal of the OR gate L22, while output from the inverter L14 is inputted into the other input terminal of the OR gate L18 as well as in the second input terminal of the OR gate L20 respectively. Output from the inverter L15 is inputted into the third input terminal of the OR gate L22 as well as in the third input terminal of the OR gate L23, while output from the inverter L16 is inputted into the third input terminal of the OR gate L19 as well as into the third input terminal of the OR gate L20 respectively.
  • Each output from the OR gates L[0072] 18 to L20 is inputted into the NAND gate L24, and each output from the OR gates L21 to L23 is inputted into the NAND gate L25. An output terminal of the NAND gate L24 is connected to the terminal OG and an output terminal of the NAND gate L25 is connected to the terminal OS.
  • Next, description is made for an operation of the [0073] comparator 24. FIG. 5 is a truth table showing a relation between (A1, A0) indicating Dn′, (B1, B0) indicating DH, and each output signal in the terminals OS, OE, and OG. It should be noted that, as a signal outputted from the terminal OS, a case where the terminal OS outputs a high-level signal and a case where it outputs a low-level signal are considered herein.
  • As a combination of (A[0074] 1, A0) with (B1, B0) when (A1, A0) indicating Dn′ is smaller than (B1, B0) indicating DH, namely when the terminal OS outputs a high-level signal, there are six types of combinations such as {(A1, A0), (B1, B0)}={(0, 0), (0, 1)}, {(0, 0), (1, 0)}, {(0, 1), (1, 0)}{(0, 0), (1, 1)}{(0, 1), (1, 1)} and {(1, 0), (1, 1)}.
  • Description is made for an operation of the [0075] comparator 24 in the case of {(A1, A0), (B1, B0)}={(0, 0), (0, 1)} out of the above combinations, with reference to the circuit configuration shown in FIG. 4.
  • At first, as values are equal such as (A[0076] 0, B0)=(1, 0), the output from the EXOR gate L11 indicates a low level, namely logic “0”. As values are equal such as (A1, B1)=(0, 1), the output from the EXOR gate L12 also indicates a low level, namely logic “0”. Thus, the output from the AND gate L17 indicates logic “0”, so that a low-level signal is outputted to the terminal OE. The outputs from the inverters L13 to L16 indicate logic “0”, “1”, “1”, and “0” respectively. Accordingly, the logic “1”, “1” is inputted into the OR gate L18, which outputs the logic “1”, the logic “1”, “0”, “0” is inputted into the OR gate L19, which outputs the logic “1”, and the logic “0”, “1”, “0” is inputted into the OR gate L20, which outputs the logic “1”.
  • Therefore, the output from the NAND gate L[0077] 24 indicates the logic “0”, and a low-level signal is outputted to the terminal OG. The same processing is subjected to each of the remaining five combinations of (A1, A0) with (B1, B0), and a low-level signal is outputted to the terminal OG.
  • The logic “0”, “0” is inputted into the OR gate L[0078] 21, which outputs the logic “0”, the logic “0”, “1”, “1” is inputted into the OR gate L22, which outputs the logic “1”, and the logic “1”, “0”, “1” is inputted in the OR gate L23, which outputs the logic “1”. Therefore, the output from the NAND gate L25 indicates the logic “1”, and a high-level signal is outputted to the terminal OS. Namely, it is indicated that the value (Dn′) expressed by (A1, A0) is smaller than the value (DH) expressed by (B1, B0).
  • Other than the six combination of (A[0079] 1, A0) with (B1, B0), namely when the value (Dn′) expressed by (A1, A0) is larger than the value (DH) expressed by (B1, B0), a low-level signal is outputted to the output terminal OS.
  • The [0080] comparator 25 has the same configuration and operation as those of the comparator 24 described above. It should be noted that, the comparator 25 outputs a high-level detection signal when Dn′ is larger than DL in therefore, a terminal to which the detection signal is outputted should be the terminal OG.
  • Next, description is made for an operation of the [0081] carrier detector 11. FIG. 6 is a time chart for explaining the operation of the carrier detector 11. In the time chart of FIG. 6, the reference signs a to i correspond to the positions a to i shown in FIG. 3, and show status of the signals on these positions respectively.
  • In FIG. 6, at first, a pulse T[0082] 21 is outputted from the pulse generator 21 with the rising T11 of a clock 1. Also, the register 23 obtains an output signal T31 indicating a value (Dn−1) as a result of counting in the counter 22 and stores the signal therein with the rising T11 of the clock 1. The counter 22 is reset by the pulse T21 outputted from the pulse generator 21, and new counting of clocks according to a carrier signal is started.
  • A signal T[0083] 41 indicating a value (Dn−1′) stored in the register 23 is inputted into the comparators 24, 25, and it is determined whether the signal is within an effective range of a frequency or not. When it is determined that (Dn−1) is less than the value (DH) indicating the highest frequency, the comparator 24 outputs a signal T51 indicating a high level, on the other hand, when it is determined that (Dn−1) is greater than the value (DL) indicating the lowest frequency, the comparator 25 outputs a signal T61 indicating a high level.
  • Therefore, the AND [0084] gate 26 receives two signals each indicating a high level and outputs a signal T71 indicating a high level. Herein, the pulse T21 outputted from the pulse generator 21 is inverted in the inverter 28 and inputted into a clock terminal of the D flip-flop 27, so that the D flip-flop 27 receives the signal T71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T21 and stores the signal therein. This stored signal is outputted as a detection signal T81 indicating a high level.
  • Then, a pulse T[0085] 22 is again outputted from the pulse generator 21 with the rising T12 of the clock 1. Also, the register 23 obtains an output signal T32 indicating a value (Dn) as a result of counting in the counter 22 with the rising T12 of the clock 1 and stores the signal therein.
  • A signal T[0086] 42 indicating a value (Dn′) stored in the register 23 is inputted into the comparators 24, 25, and it is determined whether the signal is within an effective range of a frequency or not. when it is determined that (Dn−1′) is less than the value (DH) indicating the highest frequency in the comparator 24 as well as (Dn−1′) is greater than the value (DL) indicating the lowest frequency in the comparator 25, both the comparators 24 and 25 output signals T51 and T61 each indicating a high level.
  • Therefore, the AND [0087] gate 26 receives two signals each indicating a high level and outputs the signal T71 indicating a high level. Herein, as described above, the D flip-flop 27 receives the signal T71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T22, stores the signal therein, and outputs this stored signal indicating a high level as the detection signal T81.
  • Then, when a carrier signal to be counted with the pulse T[0088] 22 as a trigger is cut off with the pulse T2 which is the last one, namely in a state where a result of counting keeps on showing “1” in the counter after the rising T12 of the clock 1 and on, and further when the clock 1 shows a new rising T13, a pulse T23 is outputted from the pulse oscillator 21, “1” is stored in the register 23, and a signal T43 indicating this “1” is also inputted into the comparator 24 as well as in the comparator 25.
  • The [0089] comparator 24 outputs a signal T51 indicating a high level because the value “1” inputted therein is less than the value DH indicating the highest frequency, but the comparator 25 outputs a signal T62 indicating a low level because the value “1” inputted therein is less than the value DL indicating the lowest frequency. In response to this output a signal T72 indicating a low level is also outputted from the AND gate 26.
  • Then, the signal T[0090] 72 indicating a low level outputted from the AND gate 26 is inputted and stored in the D flip-flop 27, after a period of time equal to a pulse width of the pulse T22 as described above, and a signal T82 indicating the stored low-level signal is outputted as a detection signal.
  • Herein, the [0091] comparator 24 and comparator 25 are asynchronously operated, therefore, hazard HZ1 and HZ2 may occur at the time of transition from the high level to the low level of the signals in each output from the comparators as well as in the output from the AND gate 26 following the outputs. The D flip-flop 27 operates in synchronism with a clock signal according to a pulse outputted from the pulse oscillator 21, therefore, occurrence of hazard in the signal to be outputted is prevented.
  • The time chart shown in FIG. 6 shows a case where a carrier signal is cut off, and if a frequency of the carrier signal is less than the value indicating the lowest frequency inputted into the [0092] comparator 25, the same operation is effected. Also even if the frequency of the carrier signal is more than the value indicating the highest frequency inputted into the comparator 24, a signal outputted from the comparator 24 indicates a low level and the AND gate 26 also outputs a signal indicating a low level, therefore the operation is resultantly the same as that described above.
  • As described above, a detection signal outputted from the [0093] carrier detector 11 as explained above shows a low level when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted. The signal switching circuit 10 connects, after receiving this low-level detection signal, the common contact 10 a to the switching contact 10 b to which a clock 2 is supplied, and selects the clock 2 as an input signal to be inputted into the phase comparator 12.
  • The [0094] phase comparator 12 keeps, in order to maintain the locked state to the inputted clock 2, the locked state even when no carrier signal is inputted or a carrier signal outside an effective range of a frequency is inputted, and when an effective carrier signal is detected again in the carrier detector 11, namely when a high-level signal is inputted into the signal switching circuit 10 as a detection signal, the carrier signal is inputted into the phase comparator 12, and a synchronous signal can speedily be received by hardly generating a lock-up time.
  • Next, description is made for another example of the [0095] carrier detector 11. FIG. 7 is a block diagram showing schematic configuration of another carrier detector 11. The carrier detector 11 shown in FIG. 7 is different from the carrier detector 11 shown in FIG. 3 in points that a clock 1 is inputted into the counter 22, a carrier signal is inputted into the pulse generator 21, and that a signal indicating an overflow in the counter 22 is inputted into a reset terminal (R) of the D flip-flop 27.
  • However, oscillation frequency of the [0096] clock 1 is required to be sufficiently higher than that of the carrier signal. It should be noted that, the same reference numerals are assigned to sections common to those in FIG. 3, and description thereof is omitted herein.
  • FIG. 8 is a time chart for explaining an operation of the [0097] carrier detector 11 shown in FIG. 7. In the time chart of FIG. 8, the reference signs a to j correspond to positions a to j shown in FIG. 7, and show states of signals in the positions respectively.
  • In FIG. 8, at first, a pulse T[0098] 21 is outputted from the pulse generator 21 with the rising T1 of a carrier signal. Also, the register 23 obtains an output signal T31 indicating a value (Dn−1) as a result of counting in the counter 22 and stores the signal therein with the rising T1 of the carrier signal. The counter 22 is reset by the pulse T21 outputted from the pulse generator 21 and new counting of the clock 1 is started.
  • A signal T[0099] 51 indicating a value (Dn−1′) stored in the register 23 is inputted into the comparators 24 and 25, and it is determined whether the signal is within an effective range of a frequency or not. When it is determined that Dn−1′ is less than the value (DH) indicating the highest frequency the comparator 24 outputs a signal T61 indicating a high level, on the other hand, when it is determined that Dn−1′ is greater than the value (DL) indicating the lowest frequency the comparator 25 outputs a signal T71 indicating a high level.
  • Therefore, the AND [0100] gate 26 receives two signals each indicating a high level, and outputs a signal T81 indicating a high level. Herein, the pulse T21 outputted from the pulse generator 21 is inverted in the inverter 28, and inputted into a clock terminal of the D flip-flop 27, so that the D flip-flop 27 receives the signal T71 indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T21 and stores the signal therein. This stored signal is outputted as a detection signal T91 indicating a high level.
  • Then, a pulse T[0101] 22 is again outputted from the pulse generator 21 with the rising T2 of the carrier signal. Also, the register 23 obtains an output signal T32 indicating a value (Dn) as a result of counting in the counter 22 with the rising T2 of this carrier and stores the signal therein.
  • A signal T[0102] 52 indicating a value.(Dn′) stored in the register 23 is inputted into the comparators 24 and 25, and it is determined whether the signal is within an effective range of a frequency or not. When it is determined that Dn−1′ is less than the value (DH) indicating the highest frequency in the comparator 24 and that Dn−1′ is greater than the value (DL) indicating the lowest frequency in the comparator 25, both the comparators 24 and 25 output signals T61 and T71 each indicating a high level.
  • Therefore, the AND [0103] gate 26 receives two signals each indicating a high level, and outputs the signal T81 indicating a high level. Herein, as described above, the D flip-flop 27 receives the signal indicating a high level outputted from the AND gate 26 after a period of time equal to a pulse width of the pulse T22, stores the signal therein, and outputs this stored signal indicating a high level as the detection signal T91.
  • Then, when a carrier signal is cut off with the pulse T[0104] 22 indicating the rising T2 which is the last one, namely in a state where counting of the clock 1 is continued after the rising T2 of the carrier signal and on, a pulse from the pulse oscillator 21 according to the carrier signal is not outputted, hence the counter 22 will not be reset.
  • In this state, as a pulse outputted from the [0105] pulse oscillator 21 is not inputted into the D flip-flop 27 as a clock input, hence the D flip-flop 27 maintains the high-level signal stored therein last time, hence a cut-off of the carrier signal can not be detected.
  • However, the counting by the [0106] counter 22 results in an inevitable overflow, and then the counter 22 outputs an overflow signal (OVF) T41 indicating a high level, and the D flip-flop 27 receives this overflow signal T41 in the reset terminal thereof, so that the data (a high-level signal in this case) stored on the rising of the overflow signal T41 can be reset to a low level. With this feature, a detection signal T92 indicating a low level is outputted from the D flip-flop 27, which allows a cut-off of the carrier signal to be detected.
  • Although the time chart shown in FIG. 8 shows especially the case where a carrier signal is cut off, the case where a frequency of a carrier signal is outside an effective range can be detected by the [0107] comparator 24 or the comparator 25. It should be noted that, the clock 1 is an object for counting by the counter 22, a pulse number of the clock 1 during the first transitional period of the pulse for the carrier signal is a result of counting by the counter 22 to be stored in the register 23.
  • Namely, higher is the frequency of a carrier signal narrower is the rising interval of a pulse of a carrier signal, and smaller is the pulse number of the [0108] clock 1 to be counted during this interval. The lower is the frequency of a carrier signal, the wider is the rising interval of a pulse of a carrier signal, and larger is the pulse number of the clock 1 to be counted during this interval.
  • Accordingly, the [0109] comparator 24 outputs a low-level signal when a counted result stored in the register 23 is smaller than the value indicating the highest frequency, namely than the pulse number (DH) of the clock 1 between pulses of the carrier signal with the highest frequency. On the other hand, the comparator 25 outputs a low-level signal when a counted result stored in the register 23 is larger than the value indicating the lowest frequency, namely than the pulse number (DH) of the clock 1 between pulses of the carrier signal with the lowest frequency. With those low-level signals, the AND gate 26 also outputs a signal indicating a low-level, therefore, the operation thereof results in the same as the operation in the carrier detector 11 shown in FIG. 3 as described above.
  • With [0110] Embodiment 1 described above, when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted by the carrier detector 11, a detection signal indicating a low level is outputted, and the signal switching circuit 10 inputs a clock 2 having a frequency equivalent to the normal carrier signal into the phase comparator 12 by receiving this detection signal indicating a low level, and inputs the carrier signal into the phase comparator 23 when the detection signal indicates a high level, so that, even when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted, the locked state is not unlocked, and a lock-up time required when an effective carrier signal is detected again can be reduced, which allows high-speed as well as stable phase locking to be achieve.
  • Next, a semiconductor integrated circuit according to [0111] Embodiment 2 is described. FIG. 9 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 2. In FIG. 9, the semiconductor integrated circuit according to Embodiment 2 comprises a carrier detector 11, a phase comparator 12, a charge pump 13, a loop filter 14, a voltage control oscillator 15, a 1/N divider 16, and a signal switching circuit 30. Same reference numerals are assigned to sections common to those in FIG. 2 according to Embodiment 1 and description thereof is omitted herein.
  • In FIG. 9, the [0112] signal switching circuit 30 is a circuit comprising a switch enabling switching of connection with a common contact 30 a to either of a switching contact 30 b or a switching contact 30 c according to a detection signal outputted from the carrier detector 11. In the signal switching circuit 30, the common contact 30 a is connected to a terminal of the voltage control oscillator 15 with a control signal inputted therein, the switching contact 30 b is connected to a voltage source 31, and the switching contact 30 b is connected to an output terminal of the loop filter 14.
  • The [0113] voltage source 31 is a voltage source for suppling a voltage equivalent to a control voltage generated in the loop filter 14 when a normal carrier signal is inputted into the phase comparator 12.
  • As for a specific operation of the [0114] signal switching circuit 30, when no carrier signal is inputted, or when a carrier signal outside an effective range of a frequency is inputted therein, a low-level detection signal outputted from the carrier detector 11 is inputted into the signal switching circuit 30, due to which the common contact 30 a is connected to the switching contact 30 b and a control voltage supplied by the voltage source 31 is inputted into the voltage control oscillator 15.
  • The [0115] voltage control oscillator 15 outputs an oscillation signal with a frequency correlated to the control voltage supplied by the voltage source 31 as a result of synchronous detection, and also inputs the signal in the 1/N divider 16. In this state, output from the loop filter 14 is not inputted into the voltage control oscillator 15, but an oscillation signal according to the voltage supplied by the voltage source 31 is inputted from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16.
  • Herein, when an effective carrier signal is inputted again into the [0116] phase comparator 12, a high-level detection signal is outputted from the carrier detector 11, and this detection signal is inputted into the signal switching circuit 30, due to which the common contact 30 a is connected to the switching contact 30 c, and output from the loop filter 14 is inputted into the voltage control oscillator 15 as a control signal.
  • The oscillation signal according to the voltage supplied by the [0117] voltage source 31 has been inputting from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 till the time just before the switching of the contact to the switching contact 30 c is performed in this signal switching circuit 30, therefore, different from a case where a phase of a carrier signal and that of a signal not oscillated from the 1/N divider or of a signal with a substantially different frequency are compared to each other, the signal having been inputted into the phase comparing circuit 12 has a frequency sufficiently close to that of the carrier signal, which allows high-speed phase locking to be performed and a synchronous signal to speedily be obtained.
  • With the [0118] Embodiment 2 as described above, when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted, a detection signal indicating a low level is outputted by the carrier detector 11, and the signal switching circuit 30 inputs, by receiving this detection signal indicating a low level, a control signal to make the oscillator output a frequency equivalent to a normal carrier signal in the voltage control oscillator 15 from the voltage source 31, and inputs the output from the loop filter 14 in the voltage control oscillator 15 when the detection signal indicates a high level, therefore, even when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted therein, an internal oscillation signal can be inputted into the phase comparator 12, hence a lock-up time required when an effective carrier signal is detected again can be reduced, which allows high-speed as well as stable phase locking to be achieved.
  • FIG. 10 is a block diagram showing schematic configuration of an another semiconductor integrated circuit according to [0119] Embodiment 2. In the semiconductor integrated circuit shown in FIG. 9, the signal switching circuit 30 is provided in between the loop filter 14 and the voltage control oscillator 15 so that switching is operated between the output from the loop filter 14 and the output from the voltage source 31 and the switched output is inputted into the voltage control oscillator 15, but as the semiconductor integrated circuit shown in FIG. 10, the signal switching circuit 30 may be provided in between the charge pump 13 and the loop filter 14 so that charge to be supplied from the charge pump 13 to the loop filter 14 when a normal carrier signal is inputted may be supplied to the filter by a current source 32.
  • In the [0120] signal switching circuit 30 in this case, the common contact 30 a is connected to an input terminal of the loop filter 14, and the switching contact 30 c is connected to an output terminal of the charge pump 13. Therefore, the signal switching circuit 30 supplies, when the detection signal indicating a low level is received from the carrier detector 11, a current supplied from the current source 32 to the loop filter 14, and supplies, when the detection signal indicating a high level is received, a current outputted from the charge pump 13 to the loop filter 14, which allows reduction of a lock-up time and high-speed as well as stable phase locking to be achieved like in the semiconductor integrated circuit shown in FIG. 9.
  • Next, a semiconductor integrated circuit according to [0121] Embodiment 3 is described. FIG. 11 is a block diagram showing schematic configuration of the semiconductor integrated circuit according to Embodiment 3. In FIG. 11, the semiconductor integrated circuit according to Embodiment 3 comprises a carrier detector 11, a phase comparator 12, a charge pump 13, a loop filter 14, a voltage control oscillator 15, a 1/N divider 16, and a signal switching circuit 40. It should be noted that the same reference numerals are assigned to the sections common to those in FIG. 2 and description thereof is omitted herein.
  • In FIG. 11, the [0122] signal switching circuit 40 is a circuit comprising a switch for turning ON/OFF the connection between a common contact 40 a and a switching contact 40 b according to a detection signal outputted from the carrier detector 11 and a capacitor CH. In the signal switching circuit 40, the common contact 40 a is connected to a terminal of the voltage control oscillator 15 with a control signal inputted therein, and the switching contact 40 b is connected to an output terminal of the loop filter 14.
  • The capacitor CH is connected in between a signal line linking the [0123] common contact 40 a to the terminal of the voltage control oscillator 15 with a control signal inputted therein and a ground, and accumulates a voltage to be outputted from the loop filter 14 as a control signal and stores therein the voltage when the common contact 40 a and switching contact 40 b are connected to each other, namely when the switch is ON.
  • As for a specific operation of the [0124] signal switching circuit 40, when no carrier signal is inputted, or when a carrier signal outside an effective range of a frequency is inputted therein, a low-level detection signal outputted from the carrier detector 11 is inputted into the signal switching circuit 40, due to which the connection between the common contact 40 a and the switching contact 30 b is disconnected. Namely, the switch is turned OFF, and the voltage held in the capacitor CH is inputted into the voltage control oscillator 15 as a control voltage.
  • The [0125] voltage control oscillator 15 outputs an oscillation signal with a frequency correlated to the control voltage supplied by the capacitor CH as a result of synchronous detection, and also inputs the signal into the 1/N divider 16. In this state, output from the loop filter 14 is not inputted into the voltage control oscillator 15, but an oscillation signal according to the control voltage supplied by the capacitor CH is inputted from the voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16.
  • Herein, when an effective carrier signal is inputted again into the [0126] phase comparator 12, a high-level detection signal is outputted from the carrier detector 11, and this detection signal is inputted into the signal switching circuit 40, by which the common contact 40 a is connected to the switching contact 40 b. Namely, the switch is turned ON, and output from the loop filter 14 is inputted into the voltage control oscillator 15 as a control signal.
  • The oscillation signal according to the voltage supplied by the capacitor CH is inputting from the [0127] voltage control oscillator 15 into the phase comparator 12 through the 1/N divider 16 just before the switch in this signal switching circuit 40 is turned ON, therefore, different from the case where a phase of the carrier signal is compared to that of a signal having a frequency sufficiently apart from the frequency of the carrier signal, phase locking can be performed more quickly and a synchronous signal can speedily be obtained.
  • Further, the output voltage from the [0128] loop filter 14 immediately before the ON state of the switch for the signal switching circuit 40 is effected is held in the capacitor CH, and this held output voltage is inputted into the voltage control oscillator 15 as a control voltage, so that the oscillation signal having a frequency closer to a frequency of an effective carrier signal inputted again can be obtained from the voltage control oscillator 15, therefore, even when the frequency of a carrier signal varies, phase locking based on a minimum phase difference can be set as a starting point of the locking operation, which allows further more reduction of a lock-up time to be achieved.
  • With the [0129] Embodiment 3 as described above, when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted, a detection signal indicating a low level is outputted by the carrier detector 11, and the signal switching circuit 40 stores, when receiving this detection signal indicating a low level, a control voltage to make the voltage control oscillator 15 output a frequency equivalent to a normal carrier signal in the capacitor CH, inputs the stored control voltage in the voltage control oscillator 15, and inputs the output from the loop filter 14 in the voltage control oscillator 15 when the detection signal indicates a high level, therefore, even when no carrier signal is inputted or when a carrier signal outside an effective range of a frequency is inputted therein, an internal oscillation signal can be inputted into the phase comparator 12, hence a lock-up time required when an effective carrier signal is detected again can be reduced, which allows high-speed as well as stable phase locking to be realized.
  • FIG. 12 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0130] Embodiment 3. In the semiconductor integrated circuit shown in FIG. 11, the signal switching circuit 40 is provided in between the loop filter 14 and the voltage control oscillator 15 so that switching is operated between the output from the loop filter 14 and the voltage held in capacitor CH and the switched output is inputted into the voltage control oscillator 15, but as the semiconductor integrated circuit shown in FIG. 12, the signal switching circuit 40 may be provided in between the charge pump 13 and the loop filter 14 so that charge to be supplied from the charge pump 13 to the loop filter 14 when a normal carrier signal is inputted is accumulated and held in the capacitor CH, and this held charge may be supplied to the loop filter 14.
  • In the [0131] signal switching circuit 40 in this case, the common contact 40 a is connected to an input terminal of the loop filter 14, and the switching contact 40 b is connected to an output terminal of the charge pump 13. Accordingly, the signal switching circuit 40 supplies, when the detection signal indicating a low level is received from the carrier detector 11, a current supplied from the capacitor CH to the loop filter 14, and supplies, when the detection signal indicating a high level is received, a current outputted from the charge pump 13 to the loop filter 14, which allows reduction of a lock-up time and high-speed as well as stable phase locking to be achieved like in the semiconductor integrated circuit shown in FIG. 11.
  • The semiconductor integrated circuits according to [0132] Embodiments 1 to 3 as described above have the signal switching circuits 10, 30, 40, carrier detector 11, phase comparator 12, charge pump 13, loop filter 14, voltage control oscillator 15, and 1/N divider 16 as components, but the voltage control oscillator 15 and/or further the loop filter 14 may be provided as external circuits, and a negative feedback loop may be formed by inputting an oscillation signal outputted from the externally provided voltage control oscillator 15 to be supplied back to this semiconductor integrated circuit.
  • Especially, in the semiconductor integrated circuit according to the present invention the [0133] signal switching circuits 10, 30, 40, carrier detector 11, phase comparator 12, and charge pump 13, or the configuration with the loop filter 14 or the voltage control oscillator 15 added to the above configuration may be integrated into one chip (forming an IC).
  • FIG. 13 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0134] Embodiment 1. FIG. 13 shows a state where a semiconductor integrated circuit 50 is obtained by integrating the configuration comprising the signal switching circuit 10, carrier detector 11, phase comparator 12, charge pump 13, and 1/N divider 16 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 50 as external circuits, while the configuration other than that described above is the same as the configuration shown in FIG. 2.
  • As described above, the design can be changed as required depending on whether the configuration other than the configuration comprising the [0135] signal switching circuit 10, carrier detector 11, phase comparator 12, and charge pump 13 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 50 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • FIG. 14 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0136] Embodiment 2. FIG. 14 shows a state where a semiconductor integrated circuit 60 is obtained by integrating the configuration, especially in FIG. 10, comprising the signal switching circuit 30, carrier detector 11, phase comparator 12, charge pump 13, 1/N divider 16, and voltage source 31 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 60 as external circuits.
  • As described above, the design can be changed as required depending on whether the configuration other than the configuration comprising the [0137] signal switching circuit 30, carrier detector 11, phase comparator 12, charge pump 13, and voltage source 31 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 60 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • FIG. 15 is a block diagram showing another schematic configuration of the semiconductor integrated circuit according to [0138] Embodiment 3. FIG. 15 shows a state where a semiconductor integrated circuit 70 is obtained by integrating the configuration comprising the signal switching circuit 40, carrier detector 11, phase comparator 12, charge pump 13, and 1/N divider 16 into one chip, and where the loop filter 14 and voltage control oscillator 15 are connected to the semiconductor integrated circuit 70 as external circuits, and the configuration other than that described above is the same as the configuration shown in FIG. 12.
  • As described above, the design can be changed as required depending on whether the configuration other than the configuration comprising the [0139] signal switching circuit 40, carrier detector 11, phase comparator 12, and charge pump 13 such as configuration with the loop filter 14 included in the semiconductor integrated circuit 70 and configuration with the 1/N divider 16 provided as an external circuit is to be included in the semiconductor integrated circuit according to the present invention for integrating into one chip or not.
  • The semiconductor integrated circuit according to any of [0140] Embodiments 1 to 3 can function as a PLL circuit applied in radio equipment such as a portable telephone, an automobile telephone, and a cordless telephone; tuning to a frequency, a detector, data reproduction, and clock reproduction in a modem for wire or wireless modem; or a frequency synthesizer and a motor speed controller or the like, and the phase comparator 12 can be selected as a mixer type of phase comparator, a digital system of phase comparator, or a phase frequency comparator for designing as required; the loop filter 14 as an active loop filter; and the voltage control oscillator 15 as an emitter-linked multi-vibrator, a voltage control oscillator with configuration of CMOS, or a voltage control oscillator using an operation amplifier each according to any of those object devices.
  • As described above, with the present invention, even when a specified signal is not detected or when an input signal outside a specified range of a frequency is inputted, a signal for maintaining oscillation and output of a synchronous signal (internal oscillation signal) is replaced and can be inputted into a voltage control oscillator, and when an effective signal is inputted again, a high-speed locking operation can be preformed and a synchronous signal can speedily be obtained as compared to the case where a feedback loop operation is started from the state in which an internal oscillation signal is not outputted from the voltage control oscillator, namely from the state in which there is no feedback signal therein. [0141]
  • This application is based on Japanese patent application No. HEI 10-345970 filed in the Japanese Patent Office on Dec. 4, 1998, the entire contents of which are hereby incorporated by reference. [0142]
  • Although the invention has been described with respect to a specific embodiment for a complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modifications and alternative constructions that may occur to one skilled in the art which fairly fall within the basic teaching herein set forth. [0143]

Claims (16)

What is claimed is:
1. A semiconductor integrated circuit comprising:
a voltage control oscillator for outputting a synchronous signal based on a specified signal;
a phase comparing unit for receiving the specified signal and a feedback signal outputted from said voltage control oscillator, comparing the phase of the specified signal to that of the feedback signal, and outputting a comparison signal indicating a result of comparison to said voltage control oscillator;
an oscillating state detector for detecting an oscillating state of the specified signal; and
a signal switch for switching the specified signal or the comparison signal to a signal for maintaining oscillation and output of a synchronous signal outputted from said voltage control oscillator according to the oscillating state detected by said oscillating state detector.
2. A semiconductor integrated circuit according to the claim 1, wherein said oscillating state detector checks the presence of the specified signal and/or a frequency of the specified signal and when the specified signal is not inputted or when the frequency of the specified signal is out of a prespecified range outputs a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and
said signal switch switches the specified signal or the comparison signal according to the detection signal outputted from said oscillating state detector.
3. A semiconductor integrated circuit according to the claim 2, wherein said oscillating state detector comprises:
a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock or a number of external clocks during a specified period of time according to the specified signal; and
a condition comparing unit for comparing a pulse number or an external clock number counted by said counter to a comparison object value indicating the prespecified range for a frequency of the prespecified signal and outputting a condition comparison signal;
wherein said oscillating state detector outputs the detection signal according to the condition comparison signal.
4. A semiconductor integrated circuit according to the claim 1, wherein said voltage control oscillator is internally provided therein to form a PLL (Phase-Locked Loop).
5. A semiconductor integrated circuit comprising:
a voltage control oscillator for outputting the synchronous signal based on a specified signal;
a phase comparing unit for receiving the specified signal and a feedback signal outputted from said voltage control oscillator, comparing the phase of the specified signal to that of the feedback signal, and outputting a comparison signal indicating a result of comparison to said voltage control oscillator;
an oscillating state detector for detecting an oscillating state of the specified signal; and
a signal switch for switching the specified signal to a previously-prepared signal with a specified frequency according to the oscillating state detected by said oscillating state detector.
6. A semiconductor integrated circuit according to the claim 5, wherein said oscillating state detector checks the presence of the specified signal and/or a frequency of the specified signal and when the specified signal is not inputted or when the frequency of the specified signal is out of a prespecified range outputs a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and
said signal switch switches the specified signal or the comparison signal according to the detection signal outputted from said oscillating state detector.
7. A semiconductor integrated circuit according to the claim 6, wherein said oscillating state detector comprises:
a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock or a number of external clocks during a specified period of time according to the specified signal; and
a condition comparing unit for comparing a pulse number or an external clock number counted by said counter to a comparison object value indicating the prespecified range for a frequency of the prespecified signal and outputting a condition comparison signal;
wherein said oscillating state detector outputs the detection signal according to the condition comparison signal.
8. A semiconductor integrated circuit according to the claim 5, wherein said voltage control oscillator is internally provided therein to form a PLL (Phase-Locked Loop).
9. A semiconductor integrated circuit comprising:
a voltage control oscillator for outputting a synchronous signal based on a specified signal;
a phase comparing unit for receiving the specified signal and a feedback signal outputted from said voltage control oscillator, comparing the phase of the specified signal to that of the feedback signal, and outputting a comparison signal indicating a result of comparison to said voltage control oscillator;
an oscillating state detector for detecting an oscillating state of the specified signal; and
a signal switch for switching the comparison signal to a signal generated depending on a constant voltage source or a constant current source according to the oscillating state detected by said oscillating state detector.
10. A semiconductor integrated circuit according to the claim 9, wherein said oscillating state detector checks the presence of the specified signal and/or a frequency of the specified signal and when the specified signal is not inputted or when the frequency of the specified signal is out of a prespecified range outputs a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and
said signal switch switches the specified signal or the comparison signal according to the detection signal outputted from said oscillating state detector.
11. A semiconductor integrated circuit according to the claim 10, wherein said oscillating state detector comprises:
a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock or a number of external clocks during a specified period of time according to the specified signal; and
a condition comparing unit for comparing a pulse number or an external clock number counted by said counter to a comparison object value indicating the prespecified range for a frequency of the prespecified signal and outputting a condition comparison signal;
wherein said oscillating state detector outputs the detection signal according to the condition comparison signal.
12. A semiconductor integrated circuit according to the claim 9, wherein said voltage control oscillator is internally provided therein to form a PLL (Phase-Locked Loop).
13. A semiconductor integrated circuit comprising:
a voltage control oscillator outputting for a synchronous signal based on a specified signal;
a phase comparing unit for receiving the specified signal and a feedback signal outputted from said voltage control oscillator, comparing the phase of the specified signal to that of the feedback signal, and outputting a comparison signal indicating a result of comparison to said voltage control oscillator;
a holding unit for holding therein the comparison signal;
an oscillating state detector for detecting an oscillating state of the specified signal; and
a signal switch for switching the comparison signal to a comparison signal held in said holding unit according to the oscillating state detected by said oscillating state detector.
14. A semiconductor integrated circuit according to the claim 13, wherein said oscillating state detector checks the presence of the specified signal and/or a frequency of the specified signal and when the specified signal is not inputted or when the frequency of the specified signal is out of a prespecified range outputs a detection signal indicating that an oscillating state of the specified signal does not satisfy prespecified requirements; and
said signal switch switches the specified signal or the comparison signal according to the detection signal outputted from said oscillating state detector.
15. A semiconductor integrated circuit according to the claim 14, wherein said oscillating state detector comprises:
a counter for counting a pulse number of the specified signal during a specified period of time according to an external clock or a number of external clocks during a specified period of time according to the specified signal; and
a condition comparing unit for comparing a pulse number or an external clock number counted by said counter to a comparison object value indicating the prespecified range for a frequency of the prespecified signal and outputting a condition comparison signal,
wherein said oscillating state detector outputs the detection signal according to the condition comparison signal.
16. A semiconductor integrated circuit according to the claim 13, wherein said voltage control oscillator is internally provided therein to form a PLL (Phase-Locked Loop).
US09/312,489 1998-12-04 1999-05-17 PLL having switching circuit for maintaining lock during loss of input signal Expired - Fee Related US6342818B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP10-345970 1998-12-04
JP10345970A JP2000174616A (en) 1998-12-04 1998-12-04 Semiconductor integrated circuit

Publications (2)

Publication Number Publication Date
US20020003453A1 true US20020003453A1 (en) 2002-01-10
US6342818B1 US6342818B1 (en) 2002-01-29

Family

ID=18380253

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/312,489 Expired - Fee Related US6342818B1 (en) 1998-12-04 1999-05-17 PLL having switching circuit for maintaining lock during loss of input signal

Country Status (6)

Country Link
US (1) US6342818B1 (en)
EP (1) EP1006662B1 (en)
JP (1) JP2000174616A (en)
KR (1) KR100545501B1 (en)
CN (1) CN1246992C (en)
DE (1) DE69927658T2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030053578A1 (en) * 2001-09-18 2003-03-20 Sun Microsystems, Inc. Synchronous receiver
US20080100355A1 (en) * 2005-04-28 2008-05-01 Thine Electronics, Inc. Phase-locked loop circuit
US20120007645A1 (en) * 2010-07-06 2012-01-12 Min-Su Park Delay locked loop circuit and integrated circuit including the same
US8265219B1 (en) * 2005-07-12 2012-09-11 Integrated Device Technology, Inc. Method and apparatus for fast PLL initialization
US20150030114A1 (en) * 2014-04-18 2015-01-29 Ipgoal Microelectronics (Sichuan) Co., Ltd. Frequency locking system
US10769367B1 (en) 2010-12-07 2020-09-08 Google Llc Low-latency interactive user interface
US20240088906A1 (en) * 2021-01-28 2024-03-14 Sony Semiconductor Solutions Corporation Semiconductor integrated circuit

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3324647B2 (en) * 1999-08-23 2002-09-17 日本電気株式会社 Phase locked loop circuit for horizontal sync signal
US6313708B1 (en) * 2000-07-26 2001-11-06 Marconi Communications, Inc. Analog phase locked loop holdover
JP4540247B2 (en) * 2001-04-13 2010-09-08 日本テキサス・インスツルメンツ株式会社 PLL circuit
US6621354B1 (en) * 2001-07-16 2003-09-16 Analog Devices, Inc. Feedback methods and systems for rapid switching of oscillator frequencies
US6617821B2 (en) * 2001-09-20 2003-09-09 Rockwell Automation Technologies, Inc. Method and apparatus for compensating for device dynamics by adjusting inverter carrier frequency
DE10150536B4 (en) * 2001-10-12 2010-04-29 Infineon Technologies Ag Device for reconstructing data from a received data signal and corresponding transmitting and receiving device
JP2003133950A (en) * 2001-10-24 2003-05-09 Nippon Dempa Kogyo Co Ltd Voltage controlled oscillator with input changeover switch and pll control oscillator
JP3748414B2 (en) 2002-02-07 2006-02-22 日本電信電話株式会社 Phase-locked loop circuit
US7511582B2 (en) * 2002-08-12 2009-03-31 Broadcom Corporation Voltage controlled oscillator for use in phase locked loop
JP3094707U (en) * 2002-12-17 2003-07-04 アルプス電気株式会社 Signal generator
DE60302867D1 (en) * 2003-03-14 2006-01-26 St Microelectronics Srl Phase-locked loop with processing of the control current through a switchable capacitor
DE10319899B4 (en) * 2003-04-29 2006-07-06 Infineon Technologies Ag A method and frequency comparing means for generating a control signal indicative of a frequency deviation
US7015735B2 (en) * 2003-12-19 2006-03-21 Renesas Technology Corp. Semiconductor integrated circuit having built-in PLL circuit
US7248123B2 (en) * 2004-12-03 2007-07-24 Ceva Services Limited Phase locked loop with floating capacitor boost circuit
DE102005009820A1 (en) * 2005-03-01 2006-09-07 Polyic Gmbh & Co. Kg Electronic assembly with organic logic switching elements
JP2006253869A (en) * 2005-03-09 2006-09-21 Fujitsu Access Ltd Phase synchronization circuit
JP4835012B2 (en) * 2005-03-18 2011-12-14 ヤマハ株式会社 Class D amplifier
US7406297B2 (en) * 2005-05-30 2008-07-29 Semiconductor Energy Laboratory Co., Ltd. Clock generation circuit and semiconductor device provided therewith
WO2007048001A2 (en) * 2005-10-20 2007-04-26 Reidy Michael T Wind energy harnessing apparatuses, systems, methods, and improvements
US8095104B2 (en) * 2006-06-30 2012-01-10 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and electronic device having the same
JP5255316B2 (en) * 2008-04-08 2013-08-07 日本電波工業株式会社 Timing recovery circuit
JP5521282B2 (en) * 2008-05-01 2014-06-11 富士通株式会社 Phase comparator, phase synchronization circuit, and phase comparison control method
US8120430B1 (en) * 2009-01-15 2012-02-21 Xilinx, Inc. Stable VCO operation in absence of clock signal
US8120432B2 (en) * 2009-06-19 2012-02-21 Rockstar Bidco, LP System and method for selecting optimum local oscillator discipline source
US8125279B2 (en) * 2009-06-19 2012-02-28 Rockstar Bidco, LP System and method for reducing holdover duration
KR101202682B1 (en) * 2010-06-21 2012-11-19 에스케이하이닉스 주식회사 Phase locked loop
JP2012074674A (en) 2010-09-02 2012-04-12 Canon Inc Semiconductor integrated circuit device
WO2012117266A1 (en) * 2011-03-01 2012-09-07 Freescale Semiconductor, Inc. Integrated circuit device, electronic device and method for frequency detection
US9484940B2 (en) * 2013-01-25 2016-11-01 Medtronic, Inc. Using high frequency crystal from external module to trim real time clock
WO2014174634A1 (en) * 2013-04-25 2014-10-30 三菱電機株式会社 Charge pump circuit
US9258001B1 (en) 2013-09-03 2016-02-09 Cirrus Logic, Inc. Dual-input oscillator for redundant phase-locked loop (PLL) operation
CN103714375B (en) * 2013-09-26 2016-02-24 斯凯瑞利(北京)科技有限公司 Active label and radio frequency front end chip thereof
EP2903164B1 (en) * 2014-01-31 2016-08-24 Hittite Microwave LLC Apparatus and methods for phase-locked loops with soft transition from holdover to reacquiring phase lock

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4061979A (en) * 1975-10-20 1977-12-06 Digital Communications Corporation Phase locked loop with pre-set and squelch
DE2951022A1 (en) * 1979-12-19 1981-07-23 Robert Bosch Gmbh, 7000 Stuttgart CIRCUIT ARRANGEMENT FOR GENERATING CLOCK PULS IN REGENERATION OF RECTANGLE PULSES
US4931748A (en) * 1988-08-26 1990-06-05 Motorola, Inc. Integrated circuit with clock generator
US5081705A (en) * 1989-06-29 1992-01-14 Rockwell International Corp. Communication system with external reference signal processing capability
DE69127333T2 (en) * 1990-10-02 1998-01-02 Nippon Electric Co Phase-locked oscillator system with Ma took against interruption of the input clock
JP3084151B2 (en) * 1992-09-18 2000-09-04 株式会社日立製作所 Information processing system
JPH06197014A (en) * 1992-12-25 1994-07-15 Mitsubishi Electric Corp Phase locked loop circuit
CA2130871C (en) * 1993-11-05 1999-09-28 John M. Alder Method and apparatus for a phase-locked loop circuit with holdover mode
US5457428A (en) * 1993-12-09 1995-10-10 At&T Corp. Method and apparatus for the reduction of time interval error in a phase locked loop circuit
GB2293062B (en) * 1994-09-09 1996-12-04 Toshiba Kk Master-slave multiplex communication system and PLL circuit applied to the system
KR19980066118A (en) * 1997-01-20 1998-10-15 김광호 Holdover Circuits and Methods in Synchronous Devices

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030053578A1 (en) * 2001-09-18 2003-03-20 Sun Microsystems, Inc. Synchronous receiver
US20080100355A1 (en) * 2005-04-28 2008-05-01 Thine Electronics, Inc. Phase-locked loop circuit
US7656206B2 (en) 2005-04-28 2010-02-02 Thine Electronics, Inc. Phase-locked loop circuit
US8265219B1 (en) * 2005-07-12 2012-09-11 Integrated Device Technology, Inc. Method and apparatus for fast PLL initialization
US20120007645A1 (en) * 2010-07-06 2012-01-12 Min-Su Park Delay locked loop circuit and integrated circuit including the same
US8797073B2 (en) * 2010-07-06 2014-08-05 Hynix Semiconductor Inc. Delay locked loop circuit and integrated circuit including the same
US10769367B1 (en) 2010-12-07 2020-09-08 Google Llc Low-latency interactive user interface
US20150030114A1 (en) * 2014-04-18 2015-01-29 Ipgoal Microelectronics (Sichuan) Co., Ltd. Frequency locking system
US9083357B2 (en) * 2014-04-18 2015-07-14 Ipgoal Microelectronics (Sichuan) Co., Ltd. Frequency locking system
US20240088906A1 (en) * 2021-01-28 2024-03-14 Sony Semiconductor Solutions Corporation Semiconductor integrated circuit

Also Published As

Publication number Publication date
DE69927658T2 (en) 2006-05-04
EP1006662A3 (en) 2001-08-29
DE69927658D1 (en) 2005-11-17
KR100545501B1 (en) 2006-01-24
JP2000174616A (en) 2000-06-23
EP1006662A2 (en) 2000-06-07
CN1256565A (en) 2000-06-14
CN1246992C (en) 2006-03-22
EP1006662B1 (en) 2005-10-12
US6342818B1 (en) 2002-01-29
KR20000047415A (en) 2000-07-25

Similar Documents

Publication Publication Date Title
US6342818B1 (en) PLL having switching circuit for maintaining lock during loss of input signal
EP0402736B1 (en) Phase-difference detecting circuit
KR940001724B1 (en) Phase locked loop
US5892380A (en) Method for shaping a pulse width and circuit therefor
JP2630343B2 (en) Variable frequency clock generator
US5577086A (en) Clock signal generation circuit capable of operating at high speed with high frequency
US6628171B1 (en) Method, architecture and circuit for controlling and/or operating an oscillator
US5304954A (en) PLL synthesizer having frequency dividers with reset control
US20010052822A1 (en) Phase Locked loop with high-speed locking characteristic
US5159279A (en) Apparatus and method for detecting out-of-lock condition in a phase lock loop
EP0481804A2 (en) PLL frequency synthesizer
JPWO2007029428A1 (en) PLL circuit
US4771249A (en) Phase locked loop having a filter with controlled variable bandwidth
US20020140470A1 (en) Mode switching method for PLL circuit and mode control circuit for PLL circuit
US6150879A (en) Semiconductor apparatus for use in low voltage power supply
US5577080A (en) Digital phase-locked loop circuit with filter coefficient generator
WO2002095947A1 (en) Semiconductor integrated circuit
US6466065B1 (en) Prescaler and PLL circuit
US7515004B2 (en) Voltage controlled oscillator with duty correction
US20020041214A1 (en) PLL circuit
US5907590A (en) Frequency dividing circuit, frequency dividing method and telephone terminal device incorporating the frequency dividing circuit
US7103132B1 (en) Phase comparator and method of controlling power saving operation of the same, and semiconductor integrated circuit
US6218907B1 (en) Frequency comparator and PLL circuit using the same
US10666241B2 (en) Variable delay circuit
JP3597428B2 (en) Phase locked loop

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SEGAWA, YUJI;GOTOH, KUNIHIKO;REEL/FRAME:009986/0423

Effective date: 19990428

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100129