US20010012656A1 - Method of forming dram trench capacitor with metal layer over hemispherical grain polysilicon - Google Patents
Method of forming dram trench capacitor with metal layer over hemispherical grain polysilicon Download PDFInfo
- Publication number
- US20010012656A1 US20010012656A1 US09/339,890 US33989099A US2001012656A1 US 20010012656 A1 US20010012656 A1 US 20010012656A1 US 33989099 A US33989099 A US 33989099A US 2001012656 A1 US2001012656 A1 US 2001012656A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- over
- capacitor
- polysilicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 151
- 229910021420 polycrystalline silicon Inorganic materials 0.000 title claims abstract description 82
- 229920005591 polysilicon Polymers 0.000 title claims abstract description 82
- 238000000034 method Methods 0.000 title claims abstract description 49
- 229910052751 metal Inorganic materials 0.000 title claims description 38
- 239000002184 metal Substances 0.000 title claims description 38
- 239000000463 material Substances 0.000 claims abstract description 66
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims abstract description 24
- 239000010936 titanium Substances 0.000 claims abstract description 24
- 229910052719 titanium Inorganic materials 0.000 claims abstract description 24
- 239000000758 substrate Substances 0.000 claims description 33
- 239000004020 conductor Substances 0.000 claims description 26
- 239000000126 substance Substances 0.000 claims description 23
- 239000002019 doping agent Substances 0.000 claims description 10
- 239000003989 dielectric material Substances 0.000 claims description 8
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 8
- 238000003860 storage Methods 0.000 claims description 8
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 4
- 229910052697 platinum Inorganic materials 0.000 claims description 4
- 238000004891 communication Methods 0.000 claims description 3
- 150000002736 metal compounds Chemical class 0.000 claims description 2
- 229910001092 metal group alloy Inorganic materials 0.000 claims description 2
- 230000036961 partial effect Effects 0.000 claims description 2
- 229910021341 titanium silicide Inorganic materials 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims 18
- 239000007769 metal material Substances 0.000 claims 4
- 229910001069 Ti alloy Inorganic materials 0.000 claims 1
- 210000004027 cell Anatomy 0.000 description 9
- 238000012545 processing Methods 0.000 description 9
- 239000004065 semiconductor Substances 0.000 description 9
- 239000012634 fragment Substances 0.000 description 8
- 238000009792 diffusion process Methods 0.000 description 6
- 238000010276 construction Methods 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 238000000429 assembly Methods 0.000 description 2
- 230000000712 assembly Effects 0.000 description 2
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000013508 migration Methods 0.000 description 2
- 230000005012 migration Effects 0.000 description 2
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 2
- 210000000352 storage cell Anatomy 0.000 description 2
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 238000005299 abrasion Methods 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 239000005388 borosilicate glass Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 230000001617 migratory effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000005360 phosphosilicate glass Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000002829 reductive effect Effects 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/84—Electrodes with an enlarged surface, e.g. formed by texturisation being a rough surface, e.g. using hemispherical grains
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/86—Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions
- H01L28/87—Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/90—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
- H01L28/91—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/92—Capacitors having potential barriers
- H01L29/94—Metal-insulator-semiconductors, e.g. MOS
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
- H10B12/0335—Making a connection between the transistor and the capacitor, e.g. plug
Definitions
- This invention relates to integrated circuitry capacitors and methods of forming the same.
- capacitor fabrication One common goal in capacitor fabrication is to maximize the capacitance for a given size capacitor. It is desirable that stored charge be at a maximum immediately at the physical interface between the respective electrodes or capacitor plates and the capacitor dielectric material between the plates.
- Typical integrated circuitry capacitors have electrodes or plates which are formed from doped semiconductive material such as polysilicon. The polysilicon is usually heavily doped to impart a desired degree of conductivity for satisfactory capacitor plate operation.
- Another drawback of heavily doping the polysilicon capacitor plates is that during processing, some of the dopant can migrate away from the polysilicon and into other substrate structures. Dopant migration can adversely affect the performance of such structures.
- one type of integrated circuitry which utilizes capacitors are memory cells, and more particularly dynamic random access memory (DRAM) devices. Migratory dopants from doped polysilicon capacitor plates can adversely impact adjacent access transistors as by undesirably adjusting the threshold voltages.
- DRAM dynamic random access memory
- This invention arose out of concerns associated with improving integrated circuitry capacitors. This invention also grew out of concerns associated with maintaining and improving the capacitance and charge storage capabilities of capacitors utilized in memory cells comprising DRAM devices.
- a capacitor plate is formed and a conductive layer of material is formed thereover.
- the conductive layer of material is more conductive than the material from which the capacitor plate is formed.
- the conductive layer of material comprises a titanium or titanium-containing layer. Other materials can be used such as chemical vapor deposited platinum, TiN, and the like.
- the capacitor plate comprises an inner capacitor plate having an outer surface with a generally roughened surface area. In one aspect of this implementation, the roughened surface area comprises hemispherical grain polysilicon. Capacitors formed in accordance with the invention are particularly well suited for use in dynamic random access memory (DRAM) circuitry.
- DRAM dynamic random access memory
- FIG. 1 is a view of a semiconductor wafer fragment undergoing processing in accordance with the invention.
- FIG. 2 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 1.
- FIG. 3 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 2.
- FIG. 4 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 3.
- FIG. 5 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 4.
- FIG. 6 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 5.
- FIG. 7 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 6.
- a semiconductor wafer fragment in process is indicated generally at 10 and includes a semiconductor substrate 12 .
- semiconductor substrate is defined to mean any construction comprising semiconductor material, including, but not limited to, bulk semiconductor materials such as a semiconductor wafer (either alone or in assemblies comprising other materials thereon), and semiconductor material layers (either alone or in assemblies comprising other materials).
- substrate refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
- Isolation oxide regions 14 are formed relative to substrate 12 and define therebetween a substrate active area over which a plurality of capacitors are to be formed.
- Conductive lines 16 , 18 , 20 , and 22 are provided over substrate 12 . Such lines typically include, as shown for line 16 , a thin oxide layer 24 , a conductive polysilicon layer 26 , a silicide layer 28 , a protective insulative cap 30 , and sidewall spacers 32 .
- a plurality of diffusion regions 17 , 19 , and 21 are received within substrate 12 and constitute source/drain regions for transistors which serve as access transistors for the capacitors to be formed. Diffusion regions 17 , 19 and 21 define substrate node locations with which electrical communication is desired.
- An insulative layer 34 is formed over substrate 12 and typically comprises an oxide such as borophosphosilicate glass. Of course, other materials such as phosphosilicate glass, borosilicate glass, and the like can be used. Subsequently, insulative layer 34 is patterned and etched to define openings 36 , 38 over diffusion regions 17 , 21 respectively, and relative to which capacitors are to be formed. Insulative layer 34 defines a substrate outer surface 35 .
- a first layer 40 is formed over substrate outer surface 35 .
- An exemplary and preferred material for layer 40 comprises a conductive or semiconductive material such as conductively doped polysilicon.
- Layer 40 defines at least a portion of a first or inner capacitor plate.
- Layer 40 also has a first conductivity and defines a capacitor plate which is operably adjacent and in electrical communication with the node locations defined by diffusion regions 17 and 21 . Accordingly, layer 40 is electrically connected with the node locations defined by diffusion regions 17 , 21 .
- second layer 42 is formed over first layer 40 .
- second layer 42 comprises a conductive material which constitutes roughened or rugged polysilicon.
- An exemplary and preferred roughened or rugged polysilicon is hemispherical grain polysilicon. Such is, in one aspect, substantially undoped as formed over first layer 40 .
- layers 40 and 42 constitute a doped semiconductive material having a first average conductivity. Accordingly, layers 40 and 42 constitute a first or inner capacitor plate having an outermost surface 44 of hemispherical grain polysilicon. Accordingly, outermost surface 44 defines a generally roughened surface area.
- a layer 46 is formed over substrate 12 and outer surface 44 of layer 42 .
- layer 46 constitutes a conductive material having a second average conductivity which is greater than the first average conductivity of layers 40 , 42 .
- a preferred manner of forming layer 46 is through suitable chemical vapor deposition thereof over layer 42 . Accordingly, such forms a generally conformal layer over the roughened surface area of the preferred hemispherical grain polysilicon layer 42 .
- layer 46 is disposed over and operably adjacent layers 40 , 42 .
- Suitable materials for layer 46 include conductive metal compounds, metal alloys, and elemental metals. Other suitable materials include those which are preferably not conductively doped semiconductive material such as polysilicon. Accordingly, layer 46 constitutes a material other than doped semiconductive material.
- An exemplary and preferred material for layer 46 is elemental titanium which is chemical vapor deposited over layer 42 . Other materials can be used such as chemical vapor deposited platinum, TiN, and the like. Layer 46 is preferably chemical vapor deposited directly onto the hemispherical grain polysilicon material of layer 42 .
- layers 40 , 42 , and 46 are planarized to electrically isolate the layers within respective opening 36 , 38 .
- Exemplary planarization techniques include mechanical abrasion of the substrate as by chemical mechanical polishing. Other techniques are possible.
- a capacitor dielectric layer 48 is formed operably proximate the first capacitor plate, over layer 46 and within openings 36 , 38 . Accordingly, layer 48 is spaced from the material of layers 40 , 42 a distance which is defined by layer 46 .
- Exemplary materials for layer 48 are Si 3 N 4 and SiO 2 alone, or in combination. Other materials such as tantalum pentoxide (Ta 2 O 5 ), barium strontium titanate (BST), and other dielectric materials can be used.
- the preferred metal layer 46 is formed intermediate conductive capacitor plate 40 , 42 and capacitor dielectric layer 48 preferably by chemical vapor deposition prior to providing capacitor dielectric layer 48 . As formed, metal layer 46 is at least in partial physical contacting relationship with capacitor dielectric layer 48 . Accordingly, layer 46 is interposed between capacitor plate 40 , 42 and dielectric layer 48 .
- conductive layer 46 consists essentially of non-semiconductive material such as titanium, or titanium silicide.
- a second capacitor plate layer 50 is formed over dielectric layer 48 and operatively proximate layer 46 .
- layer 50 defines an outer capacitor plate which defines a cell plate layer of a DRAM storage capacitor.
- An exemplary material for capacitor plate layer 50 is polysilicon.
- FIG. 7 illustrates but one example of DRAM storage cell constructions.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This invention relates to integrated circuitry capacitors and methods of forming the same.
- One common goal in capacitor fabrication is to maximize the capacitance for a given size capacitor. It is desirable that stored charge be at a maximum immediately at the physical interface between the respective electrodes or capacitor plates and the capacitor dielectric material between the plates. Typical integrated circuitry capacitors have electrodes or plates which are formed from doped semiconductive material such as polysilicon. The polysilicon is usually heavily doped to impart a desired degree of conductivity for satisfactory capacitor plate operation.
- One drawback of heavily doping polysilicon is that during operation a charge depletion region develops at the interface where charge maximization is desired. Hence, a desired level of charge storage is achieved at a location which is displaced from the interface between the capacitor plate and the dielectric material.
- Another drawback of heavily doping the polysilicon capacitor plates is that during processing, some of the dopant can migrate away from the polysilicon and into other substrate structures. Dopant migration can adversely affect the performance of such structures. For example, one type of integrated circuitry which utilizes capacitors are memory cells, and more particularly dynamic random access memory (DRAM) devices. Migratory dopants from doped polysilicon capacitor plates can adversely impact adjacent access transistors as by undesirably adjusting the threshold voltages.
- As the memory cell density of DRAMs increases there is a continuous challenge to maintain sufficiently high storage capacitance despite decreasing cell area. Additionally there is a continuing goal to further decrease cell area. The principal way of increasing cell capacitance heretofore has been through cell structure techniques. Such techniques include three dimensional cell capacitors such as trench or stacked capacitors.
- This invention arose out of concerns associated with improving integrated circuitry capacitors. This invention also grew out of concerns associated with maintaining and improving the capacitance and charge storage capabilities of capacitors utilized in memory cells comprising DRAM devices.
- Integrated circuitry capacitors and methods of forming the same are described. In accordance with one implementation, a capacitor plate is formed and a conductive layer of material is formed thereover. Preferably, the conductive layer of material is more conductive than the material from which the capacitor plate is formed. In a preferred implementation, the conductive layer of material comprises a titanium or titanium-containing layer. Other materials can be used such as chemical vapor deposited platinum, TiN, and the like. In another preferred implementation, the capacitor plate comprises an inner capacitor plate having an outer surface with a generally roughened surface area. In one aspect of this implementation, the roughened surface area comprises hemispherical grain polysilicon. Capacitors formed in accordance with the invention are particularly well suited for use in dynamic random access memory (DRAM) circuitry.
- Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
- FIG. 1 is a view of a semiconductor wafer fragment undergoing processing in accordance with the invention.
- FIG. 2 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 1.
- FIG. 3 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 2.
- FIG. 4 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 3.
- FIG. 5 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 4.
- FIG. 6 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 5.
- FIG. 7 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown in FIG. 6.
- This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
- Referring to FIG. 1, a semiconductor wafer fragment in process is indicated generally at10 and includes a
semiconductor substrate 12. In the context of this document, the term “semiconductor substrate” is defined to mean any construction comprising semiconductor material, including, but not limited to, bulk semiconductor materials such as a semiconductor wafer (either alone or in assemblies comprising other materials thereon), and semiconductor material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above. -
Isolation oxide regions 14 are formed relative tosubstrate 12 and define therebetween a substrate active area over which a plurality of capacitors are to be formed.Conductive lines substrate 12. Such lines typically include, as shown forline 16, athin oxide layer 24, a conductive polysilicon layer 26, asilicide layer 28, a protectiveinsulative cap 30, andsidewall spacers 32. A plurality ofdiffusion regions substrate 12 and constitute source/drain regions for transistors which serve as access transistors for the capacitors to be formed.Diffusion regions insulative layer 34 is formed oversubstrate 12 and typically comprises an oxide such as borophosphosilicate glass. Of course, other materials such as phosphosilicate glass, borosilicate glass, and the like can be used. Subsequently,insulative layer 34 is patterned and etched to defineopenings diffusion regions Insulative layer 34 defines a substrateouter surface 35. - A
first layer 40 is formed over substrateouter surface 35. An exemplary and preferred material forlayer 40 comprises a conductive or semiconductive material such as conductively doped polysilicon.Layer 40 defines at least a portion of a first or inner capacitor plate.Layer 40 also has a first conductivity and defines a capacitor plate which is operably adjacent and in electrical communication with the node locations defined bydiffusion regions layer 40 is electrically connected with the node locations defined bydiffusion regions - Referring to FIG. 2, a
second layer 42 is formed overfirst layer 40. In a preferred implementation,second layer 42 comprises a conductive material which constitutes roughened or rugged polysilicon. An exemplary and preferred roughened or rugged polysilicon is hemispherical grain polysilicon. Such is, in one aspect, substantially undoped as formed overfirst layer 40. Subsequently, and through suitable processing, outdiffusion of dopant from conductively dopedpolysilicon layer 40 intolayer 42 renderssecond layer 42 conductive. Together,layers layers outermost surface 44 of hemispherical grain polysilicon. Accordingly,outermost surface 44 defines a generally roughened surface area. - Referring to FIG. 3, a
layer 46 is formed oversubstrate 12 andouter surface 44 oflayer 42. According to one aspect,layer 46 constitutes a conductive material having a second average conductivity which is greater than the first average conductivity oflayers layer 46 is through suitable chemical vapor deposition thereof overlayer 42. Accordingly, such forms a generally conformal layer over the roughened surface area of the preferred hemisphericalgrain polysilicon layer 42. Hence,layer 46 is disposed over and operablyadjacent layers - Suitable materials for
layer 46 include conductive metal compounds, metal alloys, and elemental metals. Other suitable materials include those which are preferably not conductively doped semiconductive material such as polysilicon. Accordingly,layer 46 constitutes a material other than doped semiconductive material. An exemplary and preferred material forlayer 46 is elemental titanium which is chemical vapor deposited overlayer 42. Other materials can be used such as chemical vapor deposited platinum, TiN, and the like.Layer 46 is preferably chemical vapor deposited directly onto the hemispherical grain polysilicon material oflayer 42. - Referring to FIG. 4, layers40, 42, and 46 are planarized to electrically isolate the layers within
respective opening - Referring to FIG. 5, a
capacitor dielectric layer 48 is formed operably proximate the first capacitor plate, overlayer 46 and withinopenings layer 48 is spaced from the material oflayers 40, 42 a distance which is defined bylayer 46. Exemplary materials forlayer 48 are Si3N4 and SiO2 alone, or in combination. Other materials such as tantalum pentoxide (Ta2O5), barium strontium titanate (BST), and other dielectric materials can be used. - Alternately considered, the
preferred metal layer 46 is formed intermediateconductive capacitor plate capacitor dielectric layer 48 preferably by chemical vapor deposition prior to providingcapacitor dielectric layer 48. As formed,metal layer 46 is at least in partial physical contacting relationship withcapacitor dielectric layer 48. Accordingly,layer 46 is interposed betweencapacitor plate dielectric layer 48. In a most preferred aspect,conductive layer 46 consists essentially of non-semiconductive material such as titanium, or titanium silicide. - Referring to FIG. 6, a second
capacitor plate layer 50 is formed overdielectric layer 48 and operativelyproximate layer 46. In a preferred implementation,layer 50 defines an outer capacitor plate which defines a cell plate layer of a DRAM storage capacitor. An exemplary material forcapacitor plate layer 50 is polysilicon. - Referring to FIG. 7, individual storage capacitors are patterned and etched to form
capacitors insulative layer 56 is formed thereover and is subsequently patterned and etched to form an opening which outwardly exposesdiffusion region 19. Subsequently formedconductive material 58 provides a conductive bit line contact plug, and a subsequently formed conductive layer 60 provides a bit line in operative electrical contact therewith. Accordingly, such defines, in the illustrated and preferred embodiment, DRAM storage cells comprisingstorage capacitors - In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Claims (51)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/339,890 US6291289B2 (en) | 1999-06-25 | 1999-06-25 | Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon |
US09/754,924 US6388284B2 (en) | 1999-06-25 | 2001-01-03 | Capacitor structures |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/339,890 US6291289B2 (en) | 1999-06-25 | 1999-06-25 | Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/754,924 Division US6388284B2 (en) | 1999-06-25 | 2001-01-03 | Capacitor structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010012656A1 true US20010012656A1 (en) | 2001-08-09 |
US6291289B2 US6291289B2 (en) | 2001-09-18 |
Family
ID=23331061
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/339,890 Expired - Lifetime US6291289B2 (en) | 1999-06-25 | 1999-06-25 | Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon |
US09/754,924 Expired - Lifetime US6388284B2 (en) | 1999-06-25 | 2001-01-03 | Capacitor structures |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/754,924 Expired - Lifetime US6388284B2 (en) | 1999-06-25 | 2001-01-03 | Capacitor structures |
Country Status (1)
Country | Link |
---|---|
US (2) | US6291289B2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040245559A1 (en) * | 2003-06-03 | 2004-12-09 | Marsela Pontoh | Capacitor constructions |
US20060118781A1 (en) * | 2004-12-03 | 2006-06-08 | Omnivision Technologies, Inc. | Image sensor and pixel having a polysilicon layer over the photodiode |
US20060166433A1 (en) * | 2005-01-26 | 2006-07-27 | Min-Soo Kim | Recessed collar etch for buried strap window formation without poly2 |
US20160043164A1 (en) * | 2011-01-14 | 2016-02-11 | Infineon Technologies Ag | Capacitor and Method of Forming a Capacitor |
CN110071128A (en) * | 2019-03-08 | 2019-07-30 | 天津大学 | A kind of dot structure of high sensitivity Larger Dynamic range |
Families Citing this family (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6281543B1 (en) * | 1999-08-31 | 2001-08-28 | Micron Technology, Inc. | Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same |
KR100331568B1 (en) * | 2000-05-26 | 2002-04-06 | 윤종용 | Semiconductor memory device and method for fabricating the same |
US6420230B1 (en) | 2000-08-31 | 2002-07-16 | Micron Technology, Inc. | Capacitor fabrication methods and capacitor constructions |
US7217615B1 (en) * | 2000-08-31 | 2007-05-15 | Micron Technology, Inc. | Capacitor fabrication methods including forming a conductive layer |
US7112503B1 (en) * | 2000-08-31 | 2006-09-26 | Micron Technology, Inc. | Enhanced surface area capacitor fabrication methods |
US6684102B1 (en) * | 2000-11-03 | 2004-01-27 | Cardiac Pacemakers, Inc. | Implantable heart monitors having capacitors with endcap headers |
US6833987B1 (en) * | 2000-11-03 | 2004-12-21 | Cardiac Pacemakers, Inc. | Flat capacitor having an active case |
US6687118B1 (en) * | 2000-11-03 | 2004-02-03 | Cardiac Pacemakers, Inc. | Flat capacitor having staked foils and edge-connected connection members |
US6509588B1 (en) | 2000-11-03 | 2003-01-21 | Cardiac Pacemakers, Inc. | Method for interconnecting anodes and cathodes in a flat capacitor |
US6699265B1 (en) * | 2000-11-03 | 2004-03-02 | Cardiac Pacemakers, Inc. | Flat capacitor for an implantable medical device |
US6522525B1 (en) * | 2000-11-03 | 2003-02-18 | Cardiac Pacemakers, Inc. | Implantable heart monitors having flat capacitors with curved profiles |
US6794704B2 (en) * | 2002-01-16 | 2004-09-21 | Micron Technology, Inc. | Method for enhancing electrode surface area in DRAM cell capacitors |
US6815753B2 (en) * | 2002-08-29 | 2004-11-09 | Micron Technology, Inc. | Semiconductor capacitor structure and method to form same |
US7951479B2 (en) | 2005-05-11 | 2011-05-31 | Cardiac Pacemakers, Inc. | Method and apparatus for porous insulative film for insulating energy source layers |
US7479349B2 (en) * | 2002-12-31 | 2009-01-20 | Cardiac Pacemakers, Inc. | Batteries including a flat plate design |
US6863725B2 (en) * | 2003-02-04 | 2005-03-08 | Micron Technology, Inc. | Method of forming a Ta2O5 comprising layer |
US20040158291A1 (en) * | 2003-02-07 | 2004-08-12 | Polkinghorne Jeannette C. | Implantable heart monitors having electrolytic capacitors with hydrogen-getting materials |
US20050009269A1 (en) * | 2003-05-21 | 2005-01-13 | Hiroki Shinkawata | Semiconductor device and method of manufacturing semiconductor device |
EP1642331B1 (en) * | 2003-07-08 | 2013-04-03 | Infineon Technologies AG | Method for production of an integrated circuit arrangement with low-resistance contacts |
US7440255B2 (en) * | 2003-07-21 | 2008-10-21 | Micron Technology, Inc. | Capacitor constructions and methods of forming |
US7230292B2 (en) * | 2003-08-05 | 2007-06-12 | Micron Technology, Inc. | Stud electrode and process for making same |
US7420233B2 (en) * | 2003-10-22 | 2008-09-02 | Micron Technology, Inc. | Photodiode for improved transfer gate leakage |
US7091085B2 (en) * | 2003-11-14 | 2006-08-15 | Micron Technology, Inc. | Reduced cell-to-cell shorting for memory arrays |
FR2871935A1 (en) * | 2004-06-18 | 2005-12-23 | St Microelectronics Crolles 2 | INTEGRATED CIRCUIT COMPRISING A METAL ELECRODES CAPACITOR AND METHOD OF MANUFACTURING SUCH CAPACITOR |
US7420797B2 (en) * | 2004-07-16 | 2008-09-02 | Cardiac Pacemakers, Inc. | Plug for sealing a capacitor fill port |
US7180727B2 (en) * | 2004-07-16 | 2007-02-20 | Cardiac Pacemakers, Inc. | Capacitor with single sided partial etch and stake |
US7224575B2 (en) | 2004-07-16 | 2007-05-29 | Cardiac Pacemakers, Inc. | Method and apparatus for high voltage aluminum capacitor design |
US20060247715A1 (en) | 2005-04-29 | 2006-11-02 | Youker Nick A | Method and apparatus for an implantable pulse generator with a stacked battery and capacitor |
US8021945B2 (en) * | 2009-04-14 | 2011-09-20 | International Business Machines Corporation | Bottle-shaped trench capacitor with enhanced capacitance |
US8227311B2 (en) | 2010-10-07 | 2012-07-24 | International Business Machines Corporation | Method of forming enhanced capacitance trench capacitor |
CN102453912A (en) * | 2010-10-28 | 2012-05-16 | 鸿富锦精密工业(深圳)有限公司 | Aluminum product and preparation method thereof |
TW201222778A (en) * | 2010-11-18 | 2012-06-01 | Ind Tech Res Inst | Trench capacitor structures and method of manufacturing the same |
US8236645B1 (en) * | 2011-02-07 | 2012-08-07 | GlobalFoundries, Inc. | Integrated circuits having place-efficient capacitors and methods for fabricating the same |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5245206A (en) * | 1992-05-12 | 1993-09-14 | International Business Machines Corporation | Capacitors with roughened single crystal plates |
JPH07161931A (en) * | 1993-12-02 | 1995-06-23 | Nec Corp | Manufacture of semiconductor device |
US5696014A (en) * | 1994-03-11 | 1997-12-09 | Micron Semiconductor, Inc. | Method for increasing capacitance of an HSG rugged capacitor using a phosphine rich oxidation and subsequent wet etch |
US5418180A (en) * | 1994-06-14 | 1995-05-23 | Micron Semiconductor, Inc. | Process for fabricating storage capacitor structures using CVD tin on hemispherical grain silicon |
US5576240A (en) * | 1994-12-09 | 1996-11-19 | Lucent Technologies Inc. | Method for making a metal to metal capacitor |
US5665625A (en) | 1995-05-19 | 1997-09-09 | Micron Technology, Inc. | Method of forming capacitors having an amorphous electrically conductive layer |
US5597754A (en) * | 1995-05-25 | 1997-01-28 | Industrial Technology Research Institute | Increased surface area for DRAM, storage node capacitors, using a novel polysilicon deposition and anneal process |
US5885882A (en) * | 1995-07-18 | 1999-03-23 | Micron Technology, Inc. | Method for making polysilicon electrode with increased surface area making same |
US5760434A (en) * | 1996-05-07 | 1998-06-02 | Micron Technology, Inc. | Increased interior volume for integrated memory cell |
US5618747A (en) * | 1996-06-03 | 1997-04-08 | Industrial Technology Research Institute | Process for producing a stacked capacitor having polysilicon with optimum hemispherical grains |
GB2324408A (en) * | 1997-01-21 | 1998-10-21 | United Microelectronics Corporation | Forming DRAM cells |
-
1999
- 1999-06-25 US US09/339,890 patent/US6291289B2/en not_active Expired - Lifetime
-
2001
- 2001-01-03 US US09/754,924 patent/US6388284B2/en not_active Expired - Lifetime
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7414297B2 (en) | 2003-06-03 | 2008-08-19 | Micron Technology, Inc. | Capacitor constructions |
US20040245560A1 (en) * | 2003-06-03 | 2004-12-09 | Marsela Pontoh | Methods of forming rugged electrically conductive surfaces and layers |
US6964901B2 (en) * | 2003-06-03 | 2005-11-15 | Micron Technology, Inc. | Methods of forming rugged electrically conductive surfaces and layers |
US20060252201A1 (en) * | 2003-06-03 | 2006-11-09 | Marsela Pontoh | Capacitor constructions |
US7274059B2 (en) | 2003-06-03 | 2007-09-25 | Micron Technology, Inc. | Capacitor constructions |
US7274061B2 (en) | 2003-06-03 | 2007-09-25 | Micron Technology, Inc. | Capacitor constructions |
US20080012093A1 (en) * | 2003-06-03 | 2008-01-17 | Marsela Pontoh | Capacitor constructions |
US20040245559A1 (en) * | 2003-06-03 | 2004-12-09 | Marsela Pontoh | Capacitor constructions |
US20060118781A1 (en) * | 2004-12-03 | 2006-06-08 | Omnivision Technologies, Inc. | Image sensor and pixel having a polysilicon layer over the photodiode |
US20060166433A1 (en) * | 2005-01-26 | 2006-07-27 | Min-Soo Kim | Recessed collar etch for buried strap window formation without poly2 |
US20160043164A1 (en) * | 2011-01-14 | 2016-02-11 | Infineon Technologies Ag | Capacitor and Method of Forming a Capacitor |
US9881991B2 (en) * | 2011-01-14 | 2018-01-30 | Infineon Technologies Ag | Capacitor and method of forming a capacitor |
CN110071128A (en) * | 2019-03-08 | 2019-07-30 | 天津大学 | A kind of dot structure of high sensitivity Larger Dynamic range |
Also Published As
Publication number | Publication date |
---|---|
US6388284B2 (en) | 2002-05-14 |
US20010001210A1 (en) | 2001-05-17 |
US6291289B2 (en) | 2001-09-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6291289B2 (en) | Method of forming DRAM trench capacitor with metal layer over hemispherical grain polysilicon | |
US6287935B1 (en) | Semiconductor processing methods of forming hemispherical grain polysilicon layers, methods of forming capacitors, and capacitors | |
US6451661B1 (en) | DRAM capacitor formulation using a double-sided electrode | |
US7026678B2 (en) | Dynamic random access memory circuitry having storage capacitors within a well | |
KR100560583B1 (en) | Hemispherical grained polysilicon semicondonductor capacitor structure and method | |
US5994181A (en) | Method for forming a DRAM cell electrode | |
US5994197A (en) | Method for manufacturing dynamic random access memory capable of increasing the storage capacity of the capacitor | |
US6372574B1 (en) | Method of forming a capacitor container electrode and method of patterning a metal layer by selectively silicizing the electrode or metal layer and removing the silicized portion | |
US6784052B2 (en) | Method of forming a capacitor with two diffusion barrier layers formed in the same step | |
US6249019B1 (en) | Container capacitor with increased surface area and method for making same | |
US6326277B1 (en) | Methods of forming recessed hemispherical grain silicon capacitor structures | |
US6285038B1 (en) | Integrated circuitry and DRAM integrated circuitry | |
US6518121B2 (en) | Boride electrodes and barriers for cell dielectrics | |
US20030173613A1 (en) | Memory-storage node and the method of fabricating the same | |
US6143605A (en) | Method for making a DRAM capacitor using a double layer of insitu doped polysilicon and undoped amorphous polysilicon with HSG polysilicon | |
US7495277B2 (en) | Memory circuitry | |
US6030867A (en) | Method of fabricating a Fin/HSG DRAM cell capacitor | |
US6087226A (en) | Methods of forming capacitors including electrodes with hemispherical grained silicon layers on sidewalls thereof and related structures | |
US6271099B1 (en) | Method for forming a capacitor of a DRAM cell | |
KR100313084B1 (en) | Method for manufacturing a semiconductor device | |
KR20030032653A (en) | Method of forming capacitor in memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RHODES, HOWARD E.;BREINER, LYLE D.;IRELAND, PHILIP J.;AND OTHERS;REEL/FRAME:010075/0235;SIGNING DATES FROM 19990609 TO 19990614 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:022610/0022 Effective date: 20090402 |
|
AS | Assignment |
Owner name: ROYAL BANK OF CANADA, CANADA Free format text: U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM;ASSIGNORS:658276 N.B. LTD.;658868 N.B. INC.;MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:027512/0196 Effective date: 20111223 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: CHANGE OF NAME;ASSIGNOR:MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:032439/0638 Effective date: 20140101 |
|
AS | Assignment |
Owner name: CONVERSANT IP N.B. 868 INC., CANADA Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 Owner name: CONVERSANT IP N.B. 276 INC., CANADA Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096 Effective date: 20140820 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096 Effective date: 20140820 |
|
AS | Assignment |
Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367 Effective date: 20140611 Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367 Effective date: 20140611 |
|
AS | Assignment |
Owner name: CPPIB CREDIT INVESTMENTS, INC., CANADA Free format text: AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:046900/0136 Effective date: 20180731 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CPPIB CREDIT INVESTMENTS INC.;REEL/FRAME:054372/0281 Effective date: 20201028 |