US20010002693A1 - Threshold comparator - Google Patents
Threshold comparator Download PDFInfo
- Publication number
- US20010002693A1 US20010002693A1 US09/735,924 US73592400A US2001002693A1 US 20010002693 A1 US20010002693 A1 US 20010002693A1 US 73592400 A US73592400 A US 73592400A US 2001002693 A1 US2001002693 A1 US 2001002693A1
- Authority
- US
- United States
- Prior art keywords
- logic
- bits
- comparator
- transducer elements
- energy
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/60—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
- G06F7/607—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers number-of-ones counters, i.e. devices for counting the number of input lines set to ONE among a plurality of input lines, also called bit counters or parallel counters
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06N—COMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
- G06N3/00—Computing arrangements based on biological models
- G06N3/02—Neural networks
- G06N3/06—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons
- G06N3/067—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons using optical means
- G06N3/0675—Physical realisation, i.e. hardware implementation of neural networks, neurons or parts of neurons using optical means using electro-optical, acousto-optical or opto-electronic means
Definitions
- This invention relates to apparatus and methods for threshold comparison and in particular, but not exclusively, to such apparatus and methods which use opto-electronic techniques for effecting weightless neural threshold comparison.
- a weightless binary string is one in which the bit position of the logic 1's and 0's is immaterial; thus in weightless binary (00101101) has the same weightless value as ⁇ 10110100 ⁇ because the number of 1's set in each is the same.
- Weightless binary numbers are a set of binary digits 1 and 0 , each representing just “1” and “0” respectively. There is no least significant bit (LSB) or most significant bit (MSB).
- the set of bits may be ordered or without order. For example this determination may be used in a binary neuron, or for optical devices implementing the arrangements described in our co-pending published International Application Nos. W099/33019 and W099/33175 the entire contents of which are incorporated herein by reference.
- This type of comparison may be required in flight control systems, voting systems with redundancy, safety critical systems, telecommunications systems, decision making systems, and artificial intelligence systems, such as neural networks.
- a state machine based system may be used to count the number of 0's and 1's set, and digital arithmetic units used for the comparison. For each binary string, each bit is scanned sequentially and a counter or arithmetic register incremented accordingly. Thereafter the contents of the respective counters or arithmetic registers may be compared to determine the relationship between the number of 0's and 1's set.
- This type of arrangement may be implemented in software using a microprocessor or a similar state machine.
- this invention provides a comparator for receiving a string of binary bits and for comparing the bits to determine the relative quantities of logic 0's and 1's, said comparator including:
- a plurality of energy emitting transducer elements each for receiving a respective bit of said string, and each for outputting energy of a first characteristic on receiving a logic “0” and for outputting energy of a second characteristic on receiving a logic “1”, and
- output means for observing the energy emitted from said plurality of transducers and for outputting a respective output signal indicating whether the number of logic 0's is greater than or less than the number of logic 1's.
- the comparator is operable further to indicate if the number of logic 0's is equal to the number of logic 1's.
- the energy may be provided by any suitable transducers, which are capable of emitting distinguishable radiation and which are reasonably free from significant interference from external sources.
- said energy emitting transducer elements comprise radiation emitting transducer elements emitting radiation of different characteristics.
- they may emit light in two different wavebands according to the applied input. They may emit light of different polarisations.
- the invention also extends to arrangements which incorporate LED's Laser Diodes, IR LED'S, UV LED's, filament bulbs, CRTs, sound and ultrasonic emitters, microwaves, etc.
- said transducer elements comprise light emitting diodes.
- the light emitting diodes may be bi- or tri-colour light emitting diodes.
- the transducer elements are disposed in a regular array.
- said output means comprises respective first and second sensor means responsive to the radiation in said first and second wavebands to output respective output signals indicative of the relative intensities thereof.
- the first and second sensor means may include first and second filter means respectively, for selectively passing the respective waveband to be detected.
- said output means further includes means for comparing the output signals from the first and second sensor means to determine whether the number of logic 0's supplied to said transducer elements is greater than or less than the number of logic 1's supplied thereto.
- this invention provides a method of comparing the bits in a binary string to determine the relative quantities of logic 0's and logic 1's, which comprises applying said bits to respective transducer elements which output radiation of a first characteristic if a logic 0 is applied and output radiation of a second characteristic if a logic 1 is applied, and monitoring the relative intensities of the respective energies.
- this invention provides a comparator for receiving a string of binary bits and for comparing the bits to determine the relative quantities of logic 0's and 1's, said comparator including:
- a plurality of energy emitting transducer elements adapted to be responsive to binary bits in said string and the plurality being capable of emitting energy of two different characteristics, wherein the number of logic ‘0’ bits in the string causes a corresponding number of transducer elements to emit energy of one of said characteristics, and the number of logic ‘1’ bits cause a corresponding number of the transducer elements to emit energy of the other of said characteristics.
- FIG. 1 is a schematic view of the input and L.E.D. matrix arrangement for a comparator in accordance with this invention
- FIG. 2 is a schematic view of the physical arrangement of the L.E.D. matrix and sensor arrangement of an embodiment of comparator in accordance with the invention.
- FIG. 3 is a circuit diagram indicating the two output sensors and the associated comparison and output circuitry.
- the embodiment to be described below is intended to receive a binary string of length up to the maximum resolution of an array and to output one of three signals indicating respectively whether the number of binary 0's is greater than, less than, or equal to the number of binary 1's in the string.
- the binary string is applied to the input of an L.E.D. matrix arrangement 10 with respective bits from the string being applied to respective inputs 12 of the arrangement.
- the respective inputs 12 are connected to an L.E.D. driver circuit 14 which drives respective bi-colour L.E.D.'s 16 .
- the L.E.D.'s 16 are arranged in a regular matrix array and output green light if a logic 0 is applied and red light if a logic 1 is applied.
- the L.E.D. matrix is located in an arrangement in which the matrix of L.E.D.'s 16 faces two optical sensors, a red sensor 18 and a green sensor 20 respectively, across an air gap 22 .
- the red sensor 18 is sensitive only to red light whereas the green sensor 20 is sensitive only to green light. This may be achieved by the use of respective red and green filters.
- the outputs from the sensors are directly proportional to the intensity of the light shining on them and this in turn is dependent on the number of L.E.D.'s emitting light of that particular colour in the matrix.
- the outputs from the red sensor and the green sensor are passed to a comparator 24 which compares the two outputs and causes a final output stage 26 to set one of three outputs high dependent on whether the 0's are predominant, the 1's are predominant, or there is an equal number of 0's and 1's.
- the number of emitters in an array may vary according to the particular requirements, but a typical number is 16 .
- the emitter array is preferably considerably larger than the sensor array, with a focusing or other light distribution system provided to ensure that each the radiation from the emitters falls onto the sensors.
- bi-colour LED's could be replaced by any other energy emitters or collections thereof which have the property that, or include circuitry or are constructed so that, they emit different energy according to whether the applied logic bit is a ‘0’ or ‘1′’.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Biophysics (AREA)
- Computing Systems (AREA)
- Biomedical Technology (AREA)
- Mathematical Physics (AREA)
- Life Sciences & Earth Sciences (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Mathematical Analysis (AREA)
- Computational Mathematics (AREA)
- Neurology (AREA)
- Artificial Intelligence (AREA)
- Computational Linguistics (AREA)
- Data Mining & Analysis (AREA)
- Evolutionary Computation (AREA)
- General Health & Medical Sciences (AREA)
- Molecular Biology (AREA)
- Software Systems (AREA)
- Photometry And Measurement Of Optical Pulse Characteristics (AREA)
Abstract
Description
- This invention relates to apparatus and methods for threshold comparison and in particular, but not exclusively, to such apparatus and methods which use opto-electronic techniques for effecting weightless neural threshold comparison.
- There is a wide range of applications where it is required to effect a threshold comparison of a weightless binary string. A weightless binary string is one in which the bit position of the logic 1's and 0's is immaterial; thus in weightless binary (00101101) has the same weightless value as {10110100} because the number of 1's set in each is the same. Weightless binary numbers are a set of binary digits 1 and 0, each representing just “1” and “0” respectively. There is no least significant bit (LSB) or most significant bit (MSB). The set of bits may be ordered or without order. For example this determination may be used in a binary neuron, or for optical devices implementing the arrangements described in our co-pending published International Application Nos. W099/33019 and W099/33175 the entire contents of which are incorporated herein by reference.
- This type of comparison may be required in flight control systems, voting systems with redundancy, safety critical systems, telecommunications systems, decision making systems, and artificial intelligence systems, such as neural networks.
- In a prior art arrangement, a state machine based system may be used to count the number of 0's and 1's set, and digital arithmetic units used for the comparison. For each binary string, each bit is scanned sequentially and a counter or arithmetic register incremented accordingly. Thereafter the contents of the respective counters or arithmetic registers may be compared to determine the relationship between the number of 0's and 1's set. This type of arrangement may be implemented in software using a microprocessor or a similar state machine.
- However this technique is slow and prone to both conductive and emissive radio frequency interference (RFI) as it relies principally on clocks, counters and microprocessors. Both the speed of operation and susceptibility to is disruption or corruption by other noise makes such a system ill-suited for safety critical systems such as flight control systems.
- Accordingly we have provided an arrangement for determining the relationship between the number of 0's and 1's set in a binary string, which does not require a counter or register and does not require a microprocessor or the like for implementation.
- Accordingly, in one aspect this invention provides a comparator for receiving a string of binary bits and for comparing the bits to determine the relative quantities of logic 0's and 1's, said comparator including:
- a plurality of energy emitting transducer elements each for receiving a respective bit of said string, and each for outputting energy of a first characteristic on receiving a logic “0” and for outputting energy of a second characteristic on receiving a logic “1”, and
- output means for observing the energy emitted from said plurality of transducers and for outputting a respective output signal indicating whether the number of logic 0's is greater than or less than the number of logic 1's.
- By this arrangement the relationship between the number of 0's and 1's set is determined by observation of the energy in each of the first and second characteristics.
- Preferably, the comparator is operable further to indicate if the number of logic 0's is equal to the number of logic 1's.
- The energy may be provided by any suitable transducers, which are capable of emitting distinguishable radiation and which are reasonably free from significant interference from external sources.
- Preferably, said energy emitting transducer elements comprise radiation emitting transducer elements emitting radiation of different characteristics. Thus they may emit light in two different wavebands according to the applied input. They may emit light of different polarisations.
- However the invention also extends to arrangements which incorporate LED's Laser Diodes, IR LED'S, UV LED's, filament bulbs, CRTs, sound and ultrasonic emitters, microwaves, etc.
- Preferably, said transducer elements comprise light emitting diodes. The light emitting diodes may be bi- or tri-colour light emitting diodes.
- Preferably, the transducer elements are disposed in a regular array.
- Preferably, said output means comprises respective first and second sensor means responsive to the radiation in said first and second wavebands to output respective output signals indicative of the relative intensities thereof. For example, the first and second sensor means may include first and second filter means respectively, for selectively passing the respective waveband to be detected.
- Preferably said output means further includes means for comparing the output signals from the first and second sensor means to determine whether the number of logic 0's supplied to said transducer elements is greater than or less than the number of logic 1's supplied thereto.
- In another aspect, this invention provides a method of comparing the bits in a binary string to determine the relative quantities of logic 0's and logic 1's, which comprises applying said bits to respective transducer elements which output radiation of a first characteristic if a logic0 is applied and output radiation of a second characteristic if a logic 1 is applied, and monitoring the relative intensities of the respective energies.
- In another aspect, this invention provides a comparator for receiving a string of binary bits and for comparing the bits to determine the relative quantities of logic 0's and 1's, said comparator including:
- a plurality of energy emitting transducer elements adapted to be responsive to binary bits in said string and the plurality being capable of emitting energy of two different characteristics, wherein the number of logic ‘0’ bits in the string causes a corresponding number of transducer elements to emit energy of one of said characteristics, and the number of logic ‘1’ bits cause a corresponding number of the transducer elements to emit energy of the other of said characteristics.
- Whilst the invention has been described above, it extends to any inventive combination of the features set out above or in the following description.
- The invention may be performed in various ways and, by way of example only, an embodiment thereof will now be described, reference being made to the accompanying drawings in which:
- FIG. 1 is a schematic view of the input and L.E.D. matrix arrangement for a comparator in accordance with this invention;
- FIG. 2 is a schematic view of the physical arrangement of the L.E.D. matrix and sensor arrangement of an embodiment of comparator in accordance with the invention, and
- FIG. 3 is a circuit diagram indicating the two output sensors and the associated comparison and output circuitry.
- The embodiment to be described below is intended to receive a binary string of length up to the maximum resolution of an array and to output one of three signals indicating respectively whether the number of binary 0's is greater than, less than, or equal to the number of binary 1's in the string.
- The binary string is applied to the input of an L.E.D.
matrix arrangement 10 with respective bits from the string being applied torespective inputs 12 of the arrangement. Therespective inputs 12 are connected to an L.E.D.driver circuit 14 which drives respective bi-colour L.E.D.'s 16. The L.E.D.'s 16 are arranged in a regular matrix array and output green light if a logic 0 is applied and red light if a logic 1 is applied. - Referring to FIG. 2, the L.E.D. matrix is located in an arrangement in which the matrix of L.E.D.'s16 faces two optical sensors, a
red sensor 18 and agreen sensor 20 respectively, across anair gap 22. Thered sensor 18 is sensitive only to red light whereas thegreen sensor 20 is sensitive only to green light. This may be achieved by the use of respective red and green filters. The outputs from the sensors are directly proportional to the intensity of the light shining on them and this in turn is dependent on the number of L.E.D.'s emitting light of that particular colour in the matrix. - As shown in FIG. 3, the outputs from the red sensor and the green sensor are passed to a
comparator 24 which compares the two outputs and causes afinal output stage 26 to set one of three outputs high dependent on whether the 0's are predominant, the 1's are predominant, or there is an equal number of 0's and 1's. - The number of emitters in an array may vary according to the particular requirements, but a typical number is16. The emitter array is preferably considerably larger than the sensor array, with a focusing or other light distribution system provided to ensure that each the radiation from the emitters falls onto the sensors.
- The bi-colour LED's could be replaced by any other energy emitters or collections thereof which have the property that, or include circuitry or are constructed so that, they emit different energy according to whether the applied logic bit is a ‘0’ or ‘1′’.
- It will be appreciated that this system effects a numerical comparison without requiring a counter or the like. Accordingly the system has greater immunity to radio frequency interference and counter-based disruption or corruption.
Claims (13)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GBGB9925250.4A GB9925250D0 (en) | 1999-10-27 | 1999-10-27 | Threshold comparator |
GB9925250.4 | 1999-10-27 | ||
GB9925250 | 1999-10-27 | ||
PCT/GB2000/003994 WO2001031554A1 (en) | 1999-10-27 | 2000-10-17 | Threshold comparator |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/GB2000/003994 Continuation WO2001031554A1 (en) | 1999-10-27 | 2000-10-17 | Threshold comparator |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010002693A1 true US20010002693A1 (en) | 2001-06-07 |
US6437310B2 US6437310B2 (en) | 2002-08-20 |
Family
ID=10863354
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/735,924 Expired - Fee Related US6437310B2 (en) | 1999-10-27 | 2000-12-14 | Threshold comparator |
Country Status (6)
Country | Link |
---|---|
US (1) | US6437310B2 (en) |
EP (2) | EP1096412A1 (en) |
JP (1) | JP2003513371A (en) |
AU (1) | AU7809200A (en) |
GB (1) | GB9925250D0 (en) |
WO (1) | WO2001031554A1 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101060738A (en) * | 2006-04-19 | 2007-10-24 | 嘉智集团有限公司 | Light string |
TWI408548B (en) * | 2007-09-12 | 2013-09-11 | Asustek Comp Inc | Quantification indicating circuit |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3034640A1 (en) * | 1980-09-13 | 1982-05-06 | Philips Patentverwaltung Gmbh, 2000 Hamburg | ARRANGEMENT FOR RECOGNIZING A BINARY WORD |
JPS62109150A (en) * | 1985-11-08 | 1987-05-20 | Nec Corp | Bus control circuit |
FR2607641B1 (en) * | 1986-12-02 | 1989-02-10 | Efcis | DIGITAL RANK K FILTER AND CORRESPONDING FILTERING METHOD |
GB2220780B (en) * | 1988-07-05 | 1992-12-23 | Mitsubishi Electric Corp | Neurocomputer |
GB9027652D0 (en) | 1990-12-20 | 1991-02-13 | Univ Strathclyde | Optical processing system |
US6118490A (en) * | 1997-05-01 | 2000-09-12 | Interactive Learning Group, Inc. | Display based optical communication system |
-
1999
- 1999-10-27 GB GBGB9925250.4A patent/GB9925250D0/en not_active Ceased
- 1999-11-23 EP EP99309345A patent/EP1096412A1/en not_active Withdrawn
-
2000
- 2000-10-17 AU AU78092/00A patent/AU7809200A/en not_active Abandoned
- 2000-10-17 WO PCT/GB2000/003994 patent/WO2001031554A1/en not_active Application Discontinuation
- 2000-10-17 JP JP2001534062A patent/JP2003513371A/en active Pending
- 2000-10-17 EP EP00968139A patent/EP1224604A1/en not_active Withdrawn
- 2000-12-14 US US09/735,924 patent/US6437310B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JP2003513371A (en) | 2003-04-08 |
EP1224604A1 (en) | 2002-07-24 |
EP1096412A1 (en) | 2001-05-02 |
US6437310B2 (en) | 2002-08-20 |
GB9925250D0 (en) | 1999-12-29 |
AU7809200A (en) | 2001-05-08 |
WO2001031554A1 (en) | 2001-05-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4710757A (en) | Planter monitor system | |
US4509195A (en) | Process and device for the binarization of a pattern | |
CN1518796A (en) | Method and device for optical detection of position of object | |
JPS6019441B2 (en) | Detection circuit of photocell pattern sensing device | |
US7546223B2 (en) | Process and system of energy signal detection | |
GB2151384A (en) | Environmental alarms | |
US20050211883A1 (en) | Light grid | |
KR880004386A (en) | Method and device for correcting electro-optical mouse | |
US4426699A (en) | Apparatus for detecting single event | |
US6437310B2 (en) | Threshold comparator | |
KR960042261A (en) | Output Signal Correction Method and Apparatus for Multiple Optical Detectors | |
US4360918A (en) | Arrangement for detecting defects during the asynchronous transfer of digital measured values | |
CA1073127A (en) | Clock gated digital data encoding circuit | |
US5671228A (en) | System for detecting non-coincidence of codes | |
JPH066241A (en) | Code matching detection system | |
SU1128251A1 (en) | Device for comparing binary numbers | |
US20220228908A1 (en) | Optoelectronic sensor component for measuring light with built-in redundancy | |
JPS61219886A (en) | Transmission type photoelectric sensor having plural detection levels | |
KR20240051704A (en) | Optical transceiver and method for removing after pulse for the same | |
KR100510117B1 (en) | Vehicle detecting Apparatus and method for checking error operation due to external light | |
CN113567781A (en) | Anti-interference method and system for photoelectric sensor | |
JP2522243B2 (en) | Counter circuit | |
SU1615748A1 (en) | Device for checking parameters of electronic modules | |
JPS60183530A (en) | Color discriminating device | |
JPH029418Y2 (en) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BAE SYSTEMS PLC, UNITED KINGDOM Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HESKETH, CARL G.;REEL/FRAME:011554/0989 Effective date: 20010109 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ASCENTIAL SOFTWARE CORPORATION;REEL/FRAME:017555/0184 Effective date: 20051219 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060820 |