US11031928B2 - Semiconductor integrated circuit and transmission device - Google Patents
Semiconductor integrated circuit and transmission device Download PDFInfo
- Publication number
- US11031928B2 US11031928B2 US16/557,016 US201916557016A US11031928B2 US 11031928 B2 US11031928 B2 US 11031928B2 US 201916557016 A US201916557016 A US 201916557016A US 11031928 B2 US11031928 B2 US 11031928B2
- Authority
- US
- United States
- Prior art keywords
- delay
- circuit
- signal
- delay amount
- amount
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/15026—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with asynchronously driven series connected output stages
- H03K5/1504—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with asynchronously driven series connected output stages using a chain of active delay devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/131—Digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/01—Shaping pulses
- H03K5/04—Shaping pulses by increasing duration; by decreasing duration
- H03K5/05—Shaping pulses by increasing duration; by decreasing duration by the use of clock signals or other time reference signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/133—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K7/00—Modulating pulses with a continuously-variable modulating signal
- H03K7/08—Duration or width modulation ; Duty cycle modulation
Definitions
- Embodiments described herein relate generally to a semiconductor integrated circuit and a transmission device.
- different types of signals may be transferred along the plurality of delay paths. It is desirable that the delay amounts of the plurality of parallel delay paths be adjusted appropriately according to different signal types.
- FIG. 1 is a diagram illustrating a configuration of a semiconductor device including a semiconductor integrated circuit according to an embodiment.
- FIG. 2 is a diagram illustrating a configuration of a semiconductor integrated circuit according to an embodiment.
- FIG. 3 is a diagram illustrating a configuration of a variable delay circuit according to an embodiment.
- FIG. 4 is a diagram illustrating a configuration of a duty adjustment circuit according to an embodiment.
- FIG. 5 is a diagram illustrating a configuration of a delay control circuit according to an embodiment.
- a semiconductor integrated circuit includes a first signal transmission path and a second signal transmission path in parallel with each other, a first variable delay circuit provided on the first signal transmission path and configured to cause a first signal to be delayed by a first delay amount, a duty adjustment circuit provided on the first signal transmission path in series with the first variable delay circuit, and a second variable delay circuit provided on the second signal transmission path and configured to cause a second signal to be delayed by a second delay amount.
- the first delay amount is smaller than the second delay amount by a third delay amount corresponding to an amount of delay applied to the first signal by the duty adjustment circuit.
- a semiconductor integrated circuit according to one embodiment may be used as a parallel interface for a semiconductor memory.
- a semiconductor integrated circuit 100 is provided in the semiconductor device 1 illustrated in FIG. 1 .
- FIG. 1 is a diagram illustrating a configuration of the semiconductor device 1 including the semiconductor integrated circuit 100 .
- the semiconductor device 1 includes a controller 2 and a semiconductor memory 3 .
- the controller 2 includes a control circuit 4 and a transmission device 5 .
- the transmission device 5 is electrically connected to the semiconductor memory 3 via terminals TM DQS , TM DQ1 , TM DQ2 , . . .
- the transmission device 5 includes a clock generation circuit 6 , an interface circuit 7 , and the semiconductor integrated circuit 100 , which serves as a parallel interface between the clock generation circuit 6 and the interface circuit 7 .
- the interface circuit 7 Upon receiving a plurality of signals from the semiconductor integrated circuit 100 , the interface circuit 7 is able to transmit the plurality of signals to the semiconductor memory 3 via the terminals TM DQS , TM DQ1 , TM DQ2 . . . and TM DQ(N-1) .
- the semiconductor integrated circuit 100 When used as a parallel interface, the semiconductor integrated circuit 100 has a configuration in which a plurality of delay paths PA-S, PA- 1 , PA- 2 , . . . , and PA-(N ⁇ 1) between the clock generation circuit 6 and the interface circuit 7 are provided. These delay paths are provided in parallel to one another. In this context, N is any integer of 3 or more. Different types of signals may be transferred through the plurality of delay paths PA-S to PA-(N ⁇ 1).
- the control circuit 4 previously adjusts a phase relationship between a strobe signal DQS and (N ⁇ 1) bits of data DQ[ 1 ) to DQ[N ⁇ 1], and then supplies the strobe signal DQS and pieces of data DQ[ 1 ] to DQ[N ⁇ 1], as adjusted in phase relationship, to the semiconductor integrated circuit 100 .
- the semiconductor integrated circuit 100 To transmit the strobe signal DQS and pieces of data DQ[ 1 ] to DQ[N ⁇ 1] while maintaining the phase relationship therebetween, the semiconductor integrated circuit 100 performs bit slicing with use of reference clock signals CK 0 to CK(N ⁇ 1). Bit slicing is processing of converting to binary data for data of respective path of parallel data (such as the strobe signal DQS and pieces of data DQ[ 1 ] to DQ[N ⁇ 1]) on a bit-by-bit basis in synchronization with the reference clock signals CK 0 to CK(N ⁇ 1).
- the delay path PA-S which is a delay path for the strobe signal DQS, has a possibility of having a larger amount of delay than those of the delay paths PA- 1 to PA-(N ⁇ 1) for the pieces of data DQ[ 1 ] to DQ[N ⁇ 1].
- the semiconductor integrated circuit 100 includes a flip-flop circuit group 110 , a variable delay circuit group 120 , and a duty adjustment circuit 130 .
- the delay path PA-S goes through the flip-flop circuit group 110 , the variable delay circuit group 120 , and the duty adjustment circuit 130 .
- the delay paths PA- 1 to PA-(N ⁇ 1) go through flip-flop circuits 111 in the flip-flop circuit group 110 and variable delay circuits 121 in the variable delay circuit group 120 , but not through the duty adjustment circuit 130 (see FIG. 2 ). Therefore, the delay path PA-S has the possibility of having a larger amount of delay than those of the other delay paths PA- 1 to PA-(N ⁇ 1) due to an amount of delay corresponding to characteristics of the duty adjustment circuit 130 .
- a dummy duty adjustment circuit (a duty adjustment circuit serving as a mirror of the duty adjustment circuit 130 ) could be provided between the variable delay circuit group 120 for the other delay paths PA- 1 to PA-(N ⁇ 1) and the interface circuit 7 .
- the circuit size of the semiconductor integrated circuit 100 increases, so that the cost of the semiconductor integrated circuit 100 may also increase.
- the present embodiment equalizes the amounts of delay of a plurality of delay paths PA-S to PA-(N ⁇ 1) by adjusting the amount of delay of the variable delay circuit 121 provided in the delay path PA-S to be smaller than the amounts of delay of the variable delay circuits 121 provided in the other delay paths PA- 1 to PA-(N ⁇ 1).
- FIG. 2 is a diagram illustrating a configuration of the semiconductor integrated circuit 100 .
- the semiconductor integrated circuit 100 includes, in addition to the flip-flop circuit group 110 , the variable delay circuit group 120 , and the duty adjustment circuit 130 , a delay control circuit 140 , which adjusts the amounts of delay of the variable delay circuit group 120 .
- the flip-flop circuit group 110 includes a plurality of flip-flop circuits 111 -S, 111 - 1 , 111 - 2 , . . . , and 111 -(N ⁇ 1).
- the flip-flop circuits 111 -S, 111 - 1 , 111 - 2 , . . . , and 111 -(N ⁇ 1) are provided on the delay paths PA-S, PA- 1 , PA- 2 , . . . , and PA-(N ⁇ 1), respectively.
- the flip-flop circuit 111 -S stores a strobe signal DQS, which is supplied from the control circuit 4 to a data terminal D, in synchronization with a clock signal CK 0 , which is supplied to a clock terminal CK, and then outputs the stored strobe signal DQS from an output terminal Q.
- the flip-flop circuit 111 - 1 stores data DQ[ 1 ], which is supplied from the control circuit 4 to a data terminal D, in synchronization with a clock signal CK 1 , which is supplied to a clock terminal CK, and then outputs the stored data DQ[ 1 ] from an output terminal Q.
- the flip-flop circuit 111 - 2 stores data DQ[ 2 ], which is supplied from the control circuit 4 to a data terminal D, in synchronization with a clock signal CK 2 , which is supplied to a clock terminal CK, and then outputs the stored data DQ[ 2 ] from an output terminal Q.
- the flip-flop circuit 111 -(N ⁇ 1) stores data DQ[N ⁇ 1], which is supplied from the control circuit 4 to a data terminal D, in synchronization with a clock signal CK(N ⁇ 1), which is supplied to a clock terminal CK, and then outputs the stored data DQ[N ⁇ 1] from an output terminal Q.
- the clock generation circuit 6 includes a phase-locked loop (PLL) circuit 6 a and a clock tree circuit 6 b .
- the PLL circuit 6 a generates a plurality of clock signals CK 0 , CK 1 , . . . , and CK (N ⁇ 1), and supplies the plurality of clock signals CK 0 , CK 1 , . . . , and CK(N ⁇ 1) to the clock tree circuit 6 b .
- the clock tree circuit 6 b distributes the plurality of clock signals CK 0 , CK 1 , . . .
- the variable delay circuit group 120 includes a plurality of variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1).
- the variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1) may also be referred to as “delay elements DLY_ 1 , DLY_ 2 , DLY_ 3 , . . . , and DLY_N”.
- the variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1) are provided on the delay paths PA-S, PA- 1 , PA- 2 , . . . , and PA-(N ⁇ 1), respectively.
- variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1) as illustrated in FIG. 3 , the amount of delay D ⁇ n[S], D ⁇ n[ 1 ], D ⁇ n[ 2 ], . . . , and D ⁇ n[N ⁇ 1], respectively applied, are configured to be varied by control signals output from the delay control circuit 140 .
- the variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1) have similar configurations and are, therefore, represented as a variable delay circuit 121 in FIG. 3 .
- FIG. 3 is a diagram illustrating a configuration of the variable delay circuit 121 .
- the variable delay circuit 121 includes a delay chain 60 and a selector 70 .
- the delay chain 60 has a configuration in which a plurality of delay elements 61 - 1 to 61 - p (p being any integer more than or equal to 2) is connected in series.
- the delay elements 61 - 1 to 61 - p have mutually equivalent delay characteristics (for example, equal amounts of delay D).
- the delay elements 61 - 1 to 61 - p in the delay chain 60 output, to the selector 70 , tap outputs TAP 1 to TAPp obtained by delaying an input signal ⁇ IN according to the number of delay elements from an input node from which the input signal ⁇ IN is input.
- the delay element 61 - k which is the k-th delay element from the input node (k being any integer more than or equal to 1 and less than or equal to p), outputs, to the selector 70 , a tap output TAPk obtained by delaying the input signal ⁇ IN with the amount of delay D ⁇ k.
- the selector 70 selects one of a plurality of tap outputs TAP 1 to TAPp output from the plurality of delay elements 61 - 1 to 61 - p according to a select signal ⁇ SEL supplied from the delay control circuit 140 , and then outputs an output signal ⁇ UT having a desired amount of delay D total .
- the duty adjustment circuit 130 includes a duty cycle adjuster (DCA) 131 .
- the DCA 131 is provided on the delay path PA-S.
- the DCA 131 makes adjustment of duty ratio to the strobe signal DQS supplied from the variable delay circuit 121 -S, and then outputs the strobe signal DQS subjected to adjustment.
- the amount of adjustment of duty ratio is configured to be varied by a select signal ⁇ DUTY output from the delay control circuit 140 .
- FIG. 4 is a diagram illustrating a configuration of the DCA 131 in the duty adjustment circuit 130 .
- the DCA 131 includes a delay chain 160 , a selector 170 , a delay element 261 , a selector 1311 , an AND gate 1312 , and an OR gate 1313 .
- the delay chain 160 has a configuration in which a plurality of delay elements 161 - 1 to 161 - p is connected in series.
- the delay elements 161 - 1 to 161 - p have mutually equivalent delay characteristics (for example, equal amounts of delay D) and have delay characteristics equivalent to those of the respective delay elements 61 - 1 to 61 - p (see FIG. 3 ) of each variable delay circuit 121 (for example, equal amounts of delay D).
- a delay block 180 including the delay chain 160 and the selector 170 has a circuit configuration equivalent to the variable delay circuit 121 (see FIG. 3 ).
- the delay element 261 has a delay characteristic equivalent to each of the delay elements 161 - 1 to 161 - p (an equal amount of delay D) and has a delay characteristic equivalent to each of the delay elements 61 - 1 to 61 - p (see FIG. 3 ) (an equal amount of delay D).
- the amount of delay which is applied by the delay element 261 corresponds to the minimum amount of delay in the DCA 131 .
- the select signal ⁇ DUTY is supplied to each of the selector 170 and the selector 1311 .
- the AND gate 1312 calculates a logical product between a signal obtained by the delay element 261 applying the amount of delay D to the input signal ⁇ IN and an output of the delay block 180 , and outputs a result of the calculation to the selector 1311 .
- the OR gate 1313 calculates a logical sum between a signal obtained by the delay element 261 applying the amount of delay D to the input signal ⁇ IN and an output of the delay block 180 , and outputs a result of the calculation to the selector 1311 .
- the selector 1311 selects a result of the calculation performed by the AND gate 1312 when the rising edge of the input signal ⁇ IN is to be selectively delayed for duty ratio adjustment, and selects a result of the calculation performed by the OR gate 1313 when the falling edge of the input signal ⁇ IN is to be selectively delayed for duty ratio adjustment.
- the delay control circuit 140 adjusts the amount of delay D ⁇ n[S] of the variable delay circuit 121 -S provided in the delay path PA-S to be smaller than the amounts of delay D ⁇ n[ 1 ], D ⁇ n[ 2 ], . . . , and D ⁇ n[N ⁇ 1] of the variable delay circuits 121 - 1 to 121 -(N ⁇ 1) provided in the other delay paths PA- 1 to PA-(N ⁇ 1).
- the delay control circuit 140 can perform calibration in such a manner that the amounts of delay for the delay paths PA-S to PA-(N ⁇ 1) become equal.
- the delay control circuit 140 is able to store the numbers of delay stages n[ 1 ], n[ 2 ], . . . , and n[N ⁇ 1] set in the respective variable delay circuits 121 -S, 121 - 1 , 121 - 2 , . . . , and 121 -(N ⁇ 1), as criteria for equalizing delays for the respective delay paths PA-S to PA-(N ⁇ 1).
- the configuration of the delay control circuit 140 for controlling the variable delay circuits 121 -S to 121 -(N ⁇ 1) may be, for example, a configuration illustrated in FIG. 5 .
- FIG. 5 is a diagram illustrating a part of the configuration of the delay control circuit 140 . Furthermore, a portion of the delay control circuit 140 for controlling the duty adjustment circuit 130 is omitted in FIG. 5 for illustration purposes.
- the delay control circuit 140 includes a sequencer 141 , a measuring circuit 142 , a selector 143 , a calculation circuit 144 , a subtractor 145 , a selector 146 , selectors 147 - 1 to 147 -N, holding circuits 148 - 1 to 148 -N, selectors 149 - 1 to 149 -N, and application circuits 151 - 1 to 151 -N.
- the sequencer 141 comprehensively controls various units of the delay control circuit 140 .
- the sequencer 141 supplies a control signal ⁇ MS to the measuring circuit 142 .
- the measuring circuit 142 determines an instruction for calculating the number of taps per unit amount of angle delay being received and thus starts such a calculation.
- the measuring circuit 142 which includes a ring oscillator, generates a unit number-of-taps signal ⁇ UT, which indicates the number of taps per unit amount of angle delay, and then supplies the unit number-of-taps signal ⁇ UT to the calculation circuit 144 .
- the measuring circuit 142 may also be, instead of the ring oscillator, a circuit which obtains the number of taps for 360 degrees with use of a delay element having a length exceeding one period, a phase comparator, and a phase comparison sequencer.
- the selector 143 receives, from the control circuit 4 (see FIG. 1 ), the amounts of angle delay ANG[ 1 ] to ANG[N], which are directed to the respective variable delay circuits 121 -S to 121 -(N ⁇ 1).
- the sequencer 141 selects a variable delay circuit 121 targeted for calculation of the amount of delay to be set, and supplies a select signal ⁇ DLY indicating the selected variable delay circuit 121 to a control terminal of the selector 143 .
- the selector 143 selects the amount of angle delay ANG corresponding to the variable delay circuit 121 indicated by the select signal ⁇ DLY, and then outputs the selected amount of angle delay ANG to the calculation circuit 144 .
- the selector 143 determines the variable delay circuit 121 -S being selected, and thus selects the amount of angle delay ANG[ 1 ] and then outputs the selected amount of angle delay ANG[ 1 ] to the calculation circuit 144 .
- the selector 143 determines the variable delay circuit 121 - 1 being selected, and thus selects the amount of angle delay ANG[ 2 ] and then outputs the selected amount of angle delay ANG[ 2 ] to the calculation circuit 144 .
- the sequencer 141 supplies a control signal ⁇ CALC to the calculation circuit 144 .
- the calculation circuit 144 determines an instruction for calculating the number of taps equivalent to the amount of angle delay supplied from the selector 143 and thus starts such a calculation. More specifically, the calculation circuit 144 obtains the number of taps corresponding to the amount of angle delay ANG by multiplying the amount of angle delay ANG supplied from the selector 143 by the unit number of taps indicated by the unit number-of-taps signal ⁇ UT supplied from the measuring circuit 142 .
- the calculation circuit 144 supplies the calculated number of taps to the subtractor 145 and the selector 146 .
- the subtractor 145 receives the number of taps corresponding to the amount of angle delay ANG from the calculation circuit 144 , and receives the number of taps ⁇ DT corresponding to the characteristic of the DCA 131 from the control circuit 4 (see FIG. 1 ).
- the subtractor 145 subtracts the number of taps ⁇ DT corresponding to the characteristic of the DCA 131 from the number of taps corresponding to the amount of angle delay ANG, and supplies a result of the subtraction to the selector 146 .
- the number of taps “3” is supplied from the calculation circuit 144 to the selector 146 .
- a circuit for clipping the number of taps output from the selector 146 may be provided between the selector 146 and the selectors 147 - 1 to 147 -N. The clipping circuit clips the number of taps output from the selector 146 in such a manner that the number of taps becomes within a range between the minimum number of taps and the maximum number of taps which are physically included in the variable delay circuit 121 .
- the sequencer 141 is able to recognize a calculation progress status which is supplied from the calculation circuit 144 to the selector 146 , and upon recognizing a result of calculation performed with respect to the last amount of angle delay ANG[N] being supplied from the calculation circuit 144 to the selector 146 , the sequencer 141 determines the calculations by the calculation circuit 144 and the subtractor 145 being completed.
- the respective selectors 147 - 1 to 147 -N supply the numbers of taps supplied from the selector 146 to the holding circuits 148 . This causes the latest results of calculation of the number of taps to be sequentially stored in the holding circuits 148 - 1 to 148 -N.
- the numbers of taps stored in the holding circuits 148 - 1 to 148 -N are supplied to the respective selectors 149 - 1 to 149 -N.
- the selectors 149 - 1 to 149 -N receive, at respective control terminals thereof from the interface circuit 7 (see FIG. 1 ), a select signal ⁇ IDLE indicating whether the interface circuit 7 is in an idle state (the semiconductor memory 3 is in a ready state).
- Each of the holding circuits 148 - 1 to 148 -N may be configured with, for example, a flip-flop.
- the respective selectors 149 - 1 to 149 -N select outputs of the application circuits 151 - 1 to 151 -N and then supply the selected outputs to input terminals of the application circuits 151 - 1 to 151 -N.
- the results of calculation of the numbers of taps are not applied to the variable delay circuits 121 -S to 121 -(N ⁇ 1).
- Each of the application circuits 151 - 1 to 151 -N may be configured with, for example, a flip-flop.
- the respective selectors 149 - 1 to 149 -N select the results of calculation of the numbers of taps supplied from the holding circuits 148 - 1 to 148 -N, and supply the selected results of calculation to the application circuits 151 - 1 to 151 -N. This causes the results of calculation of the numbers of taps to be applied to the variable delay circuits 121 -S to 121 -(N ⁇ 1).
- the result of subtraction indicating the number of taps “2” is set to the variable delay circuit 121 -S, and the number of taps “3” is set to each of the other variable delay circuits 121 - 1 to 121 -(N ⁇ 1).
- the present embodiment adjusts the amount of delay of a variable delay circuit provided in the delay path PA-S to be smaller than the amounts of delay of variable delay circuits provided in the other delay paths PA- 1 to PA-(N ⁇ 1). This enables preventing or reducing an increase of the circuit size as compared with a case where dummy duty adjustment circuits are provided in the other delay paths PA- 1 to PA-(N ⁇ 1), and also enables equalizing delays of a plurality of delay paths PA-S to PA-(N ⁇ 1).
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Pulse Circuits (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims (19)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2019050386A JP2020155841A (en) | 2019-03-18 | 2019-03-18 | Semiconductor integrated circuits and transmitters |
| JPJP2019-050386 | 2019-03-18 | ||
| JP2019-050386 | 2019-03-18 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200304116A1 US20200304116A1 (en) | 2020-09-24 |
| US11031928B2 true US11031928B2 (en) | 2021-06-08 |
Family
ID=72514566
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/557,016 Active US11031928B2 (en) | 2019-03-18 | 2019-08-30 | Semiconductor integrated circuit and transmission device |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US11031928B2 (en) |
| JP (1) | JP2020155841A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220294435A1 (en) * | 2021-03-15 | 2022-09-15 | Mediatek Inc. | Minimum intrinsic timing utilization auto alignment on multi-die system |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP7035374B2 (en) * | 2017-08-23 | 2022-03-15 | 株式会社三洋物産 | Pachinko machine |
| JP2019072204A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072207A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072203A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072206A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072209A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072212A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072205A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072208A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072211A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2019072210A (en) * | 2017-10-16 | 2019-05-16 | 株式会社三洋物産 | Game machine |
| JP2022038403A (en) * | 2020-08-26 | 2022-03-10 | キオクシア株式会社 | Duty adjustment circuit, semiconductor storage device, and memory system |
| JP7618522B2 (en) * | 2021-09-10 | 2025-01-21 | キオクシア株式会社 | Semiconductor integrated circuit, semiconductor memory device, and memory system |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0812574B2 (en) | 1992-11-12 | 1996-02-07 | 日本電気株式会社 | Integrated circuit device |
| JP2001264390A (en) | 2000-03-17 | 2001-09-26 | Matsushita Electric Ind Co Ltd | Integrated circuit |
| US20030099321A1 (en) * | 2001-11-02 | 2003-05-29 | Jui-Kuo Juan | Cascaded delay locked loop circuit |
| US20050111602A1 (en) * | 2003-11-20 | 2005-05-26 | Advantest Corporation | Timing comparator, data sampling apparatus, and testing apparatus |
| US7728444B2 (en) | 2007-01-10 | 2010-06-01 | Nec Electronics Corporation | Wiring board |
| US20130229216A1 (en) * | 2012-03-05 | 2013-09-05 | Mediatek Singapore Pte. Ltd. | Signal duty cycle detector and calibration system |
| JP5493776B2 (en) | 2009-11-27 | 2014-05-14 | 株式会社リコー | Semiconductor device |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3807593B2 (en) * | 2000-07-24 | 2006-08-09 | 株式会社ルネサステクノロジ | Clock generation circuit, control method, and semiconductor memory device |
| CN101911036A (en) * | 2008-01-07 | 2010-12-08 | 株式会社尼廉制度 | Data Transfer Devices and Cameras |
| JP2012504263A (en) * | 2008-09-30 | 2012-02-16 | モサイド・テクノロジーズ・インコーポレーテッド | Serially connected memory system with output delay adjustment |
| JP2010086246A (en) * | 2008-09-30 | 2010-04-15 | Nec Electronics Corp | Memory interface and operation method for the memory interface |
-
2019
- 2019-03-18 JP JP2019050386A patent/JP2020155841A/en active Pending
- 2019-08-30 US US16/557,016 patent/US11031928B2/en active Active
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0812574B2 (en) | 1992-11-12 | 1996-02-07 | 日本電気株式会社 | Integrated circuit device |
| JP2001264390A (en) | 2000-03-17 | 2001-09-26 | Matsushita Electric Ind Co Ltd | Integrated circuit |
| US20030099321A1 (en) * | 2001-11-02 | 2003-05-29 | Jui-Kuo Juan | Cascaded delay locked loop circuit |
| US7154978B2 (en) | 2001-11-02 | 2006-12-26 | Motorola, Inc. | Cascaded delay locked loop circuit |
| US20050111602A1 (en) * | 2003-11-20 | 2005-05-26 | Advantest Corporation | Timing comparator, data sampling apparatus, and testing apparatus |
| US7728444B2 (en) | 2007-01-10 | 2010-06-01 | Nec Electronics Corporation | Wiring board |
| JP5493776B2 (en) | 2009-11-27 | 2014-05-14 | 株式会社リコー | Semiconductor device |
| US20130229216A1 (en) * | 2012-03-05 | 2013-09-05 | Mediatek Singapore Pte. Ltd. | Signal duty cycle detector and calibration system |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220294435A1 (en) * | 2021-03-15 | 2022-09-15 | Mediatek Inc. | Minimum intrinsic timing utilization auto alignment on multi-die system |
| US11569805B2 (en) * | 2021-03-15 | 2023-01-31 | Mediatek Inc. | Minimum intrinsic timing utilization auto alignment on multi-die system |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2020155841A (en) | 2020-09-24 |
| US20200304116A1 (en) | 2020-09-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11031928B2 (en) | Semiconductor integrated circuit and transmission device | |
| US11024350B2 (en) | Semiconductor device including a calibration circuit capable of generating strobe signals and clock signals having accurate duty ratio and training method thereof | |
| US9583162B1 (en) | Nonvolatile memory device for performing duty correction operation, memory system, and operating method thereof | |
| US11742010B2 (en) | Controller and semiconductor system including a controller | |
| US10128853B2 (en) | Delay locked loop circuit and integrated circuit including the same | |
| US20180054206A1 (en) | Delay control device and method for the same | |
| US10447466B2 (en) | Transceiver and clock generation module | |
| US9257968B2 (en) | Duty cycle correction circuit and operation method thereof | |
| US11100968B2 (en) | Memory systems having a plurality of memory devices and methods of training the memory systems | |
| CN111418015A (en) | Techniques for command synchronization in memory devices | |
| KR20110080406A (en) | Delayed synchronous loop circuit, semiconductor device and memory system comprising same | |
| CN105874716A (en) | Automatic Phase Synchronization in Delay Locked Loops | |
| JP2006516839A (en) | Adaptive input logic for phase adjustment | |
| US8049544B2 (en) | Delay locked loop circuit | |
| JP2011176615A (en) | Clock control circuit and semiconductor device including the same | |
| US20070069773A1 (en) | Delay locked loop circuit | |
| JP2008091006A (en) | Semiconductor memory device and method for operating the same | |
| US7535274B2 (en) | Delay control circuit | |
| JP2004185608A (en) | Data latch timing adjustment device | |
| US8681575B2 (en) | Semiconductor device | |
| KR100845804B1 (en) | Clock Control Circuit and Method of Semiconductor Memory Device | |
| CN114079457A (en) | Delay locked loop circuit | |
| US10020728B2 (en) | Signal generation device and method for controlling output voltage of regulator | |
| US10637638B2 (en) | Semiconductor apparatus for transmitting and receiving a signal in synchronization with a clock signal | |
| US20190268005A1 (en) | Data receiver circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MURAGUCHI, TAKANOBU;REEL/FRAME:050730/0402 Effective date: 20190930 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: KIOXIA CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:058905/0582 Effective date: 20191001 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |