US10783831B2 - Pixel circuit, display panel, display device, and method of driving pixel circuit - Google Patents

Pixel circuit, display panel, display device, and method of driving pixel circuit Download PDF

Info

Publication number
US10783831B2
US10783831B2 US16/413,645 US201916413645A US10783831B2 US 10783831 B2 US10783831 B2 US 10783831B2 US 201916413645 A US201916413645 A US 201916413645A US 10783831 B2 US10783831 B2 US 10783831B2
Authority
US
United States
Prior art keywords
node
gate
driving transistor
source
scan
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US16/413,645
Other versions
US20200058253A1 (en
Inventor
Yicheng Lin
Pan XU
Guang Yan
Dongfang Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd filed Critical BOE Technology Group Co Ltd
Assigned to BOE TECHNOLOGY GROUP CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, Yicheng, XU, Pan, YAN, Guang, YANG, DONGFANG
Publication of US20200058253A1 publication Critical patent/US20200058253A1/en
Application granted granted Critical
Publication of US10783831B2 publication Critical patent/US10783831B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3225Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
    • G09G3/3233Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3225Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
    • G09G3/3258Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the voltage across the light-emitting element
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3266Details of drivers for scan electrodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3275Details of drivers for data electrodes
    • G09G3/3291Details of drivers for data electrodes in which the data driver supplies a variable data voltage for setting the current through, or the voltage across, the light-emitting elements
    • H01L27/326
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/10Controlling the intensity of the light
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10KORGANIC ELECTRIC SOLID-STATE DEVICES
    • H10K59/00Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
    • H10K59/10OLED displays
    • H10K59/12Active-matrix OLED [AMOLED] displays
    • H10K59/121Active-matrix OLED [AMOLED] displays characterised by the geometry or disposition of pixel elements
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/08Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
    • G09G2300/0809Several active elements per pixel in active matrix panels
    • G09G2300/0819Several active elements per pixel in active matrix panels used for counteracting undesired variations, e.g. feedback or autozeroing
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/08Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
    • G09G2300/0809Several active elements per pixel in active matrix panels
    • G09G2300/0842Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
    • G09G2300/0861Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor with additional control of the display period without amending the charge stored in a pixel memory, e.g. by means of additional select electrodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0262The addressing of the pixel, in a display other than an active matrix LCD, involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependent on signals of two data electrodes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2360/00Aspects of the architecture of display systems
    • G09G2360/14Detecting light within display terminals, e.g. using a single or a plurality of photosensors
    • G09G2360/145Detecting light within display terminals, e.g. using a single or a plurality of photosensors the light originating from the display screen
    • G09G2360/147Detecting light within display terminals, e.g. using a single or a plurality of photosensors the light originating from the display screen the originated light output being determined for each pixel
    • G09G2360/148Detecting light within display terminals, e.g. using a single or a plurality of photosensors the light originating from the display screen the originated light output being determined for each pixel the light being detected by light detection means within each pixel

Definitions

  • the present disclosure relates to the field of display technologies, and in particular, to a pixel circuit, a display panel, a display device, and a method of driving a pixel circuit.
  • a display function is implemented by a driving transistor controlling a driving current flowing through the OLED.
  • the magnitude of the driving current is related to a number of characteristic parameters including the threshold voltage of the driving transistor.
  • Various compensation techniques have been developed to avoid display defects resulting from drift of the characteristic parameters of the driving transistor.
  • the compensation approaches may include internal compensation and external compensation.
  • External compensation refers to an approach in which electrical or optical characteristics of a pixel are perceived by an external driving circuit or device and then compensated.
  • External compensation may require additional specialized equipment, such as a CCD camera, to perform the perception of the optical characteristics.
  • a pixel circuit comprising: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage.
  • the driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a data voltage supplied to the pixel circuit via a data line.
  • the photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set being detectable by an external circuit via a sense line.
  • the pixel circuit further comprises: a first transistor configured to bring the gate of the driving transistor into conduction with the second node in response to a first scan signal on a first scan line being active; and a second transistor configured to bring the source of the driving transistor into conduction with the data line in response to the first scan signal on the first scan line being active.
  • the photosensitive circuit comprises: a photodiode connected between the second node and the third node; and a first capacitor connected between the second node and the third node.
  • the pixel circuit further comprises a third transistor configured to bring the third node into conduction with the sense line in response to a second scan signal on a second scan line being active.
  • the pixel circuit further comprises a second capacitor connected between the gate and the source of the driving transistor.
  • a display panel comprising a plurality of pixels arranged in an array.
  • Each of the plurality of pixels comprises the pixel circuit as described above.
  • a display device comprising:
  • a first scan driver configured to sequentially supply a first scan signal to a plurality of first scan lines
  • a second scan driver configured to sequentially supply a second scan signal to a plurality of second scan lines
  • a data driver configured to generate data voltages based on image data and supply the data voltages that were generated respectively to a plurality of data lines
  • a display panel comprising a plurality of pixel circuits arranged in an array, each of the plurality of pixel circuits comprising: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage.
  • the driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a corresponding one of the data voltages supplied to the pixel circuit via a corresponding one of the plurality of data lines.
  • the photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set at the third node being transferred to a corresponding one of a plurality of sense lines.
  • the display device further comprises: a plurality of detection circuits configured to detect respective ones of the potentials that were set, which are transferred by respective ones of the plurality of sense lines; and a timing controller configured to control the first and second scan drivers, the data driver, and the plurality of detection circuits.
  • the timing controller is further configured to compensate image data to be supplied to the data driver based on detection by the plurality of detection circuits.
  • a method of driving a pixel circuit comprises: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage.
  • the method comprising: setting a gate voltage at the gate of the driving transistor to the reference voltage received at the second node; setting a source voltage at the source of the driving transistor to a data voltage supplied to the pixel circuit via a data line; responsive to the gate voltage and the source voltage, controlling, by the driving transistor, a magnitude of a driving current flowing through the organic light emitting diode; sensing, by the photosensitive circuit, an intensity of light emission of the organic light emitting diode; and setting, by the photosensitive circuit, a potential at the third node according to the reference voltage and the intensity that was sensed.
  • the method further comprises transferring the potential that was set at the third node to a sense line.
  • FIG. 1 is a schematic block diagram of a display device in accordance with an exemplary embodiment
  • FIG. 2 is a schematic block diagram of a timing controller of the display device shown in FIG. 1 ;
  • FIG. 3 is a schematic circuit diagram of a pixel circuit in accordance with an exemplary embodiment
  • FIG. 4 is an exemplary timing diagram for the pixel circuit shown in FIG. 3 ;
  • FIG. 5 is a schematic circuit diagram of a modification of the pixel circuit shown in FIG. 3 .
  • first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present disclosure.
  • Photosensitive circuits and pixel circuits can be used to implement built-in optical and electrical compensation without the use of an external CCD camera. This enables real-time compensation mechanisms for pixel circuits. However, this may also yield undesirable side effects such as increased routings and hence a reduced pixel aperture ratio.
  • FIG. 1 is a schematic block diagram of a display device 100 in accordance with an exemplary embodiment.
  • the display device 100 includes a display panel PA, a first scan driver 102 , a second scan driver 104 , a data driver 106 , a plurality of detection circuits DET 1 , DET 2 , . . . , DETm, a power supply 108 , and a timing controller 110 .
  • the display device 100 can be any product or component having a display function, such as a cell phone, a tablet, a television, a display, a notebook, a digital photo frame, a navigator, and the like.
  • the display panel PA includes n ⁇ m pixels P (n and m being natural numbers), n first scan lines G 1 [ 1 ], G 1 [ 2 ], . . . , G 1 [n] arranged in a row direction to transfer respective first scanning signals, n second scan lines G 2 [ 1 ], G 2 [ 2 ], . . . , G 2 [ n ] arranged in the row direction to transfer respective second scanning signals, m data lines D[ 1 ], D[ 2 ], . . . , D[m] arranged in a column direction to transfer respective data voltages, m sense lines S[ 1 ], S[ 2 ], . . . , S[m] arranged in the column direction to transfer sense signals from the pixels P, and wires (not shown) for transferring the power supply voltages ELVSS and ELVDD.
  • the timing controller 110 is used to control the first scan driver 102 , the second scan driver 104 , the data driver 106 , and the detection circuits DET 1 , DET 2 , . . . , DETm.
  • the timing controller 110 receives input image data RGBD and input control signals CONT from a system interface, and receives detection data DD from the detection circuits DET 1 , DET 2 , . . . , DETm.
  • the input image data RGBD may include a plurality of input pixel data for the plurality of pixels P, and each of the input pixel data may include red grayscale data R, green grayscale data G and blue grayscale data B for a corresponding one of the plurality of pixels P.
  • the input control signals CONT may include a main clock signal, a data enable signal, a vertical sync signal, a horizontal sync signal, and the like.
  • the timing controller 110 generates output image data RGBD′, a first control signal CONT 1 , a second control signal CONT 2 , a third control signal CONT 3 , and a fourth control signal CONT 4 based on the input image data RGBD, the detection data DD, and the input control signals CONT.
  • the first control signal CONT 1 and the second control signal CONT 2 are supplied to the first scan driver 102 and the second scan driver 104 , respectively, such that the operations of the first and second scan drivers 102 and 104 are controlled based on the first and second control signals CONT 1 and CONT 2 , respectively.
  • the first and second control signals CONT 1 and CONT 2 may include a vertical enable signal, a gate clock signal, and the like.
  • the third control signal CONT 3 and the output image data RGBD′ are supplied to the data driver 106 , such that the data driver 106 generates data voltages corresponding to the output image data RGBD′ based on the third control signal CONT 3 .
  • the third control signal CONT 3 may include a horizontal enable signal, a data clock signal, a data load signal, and the like.
  • the fourth control signal CONT 4 is supplied to the detection circuits DET 1 , DET 2 , . . . , DETm such that the operations of the detection circuits DET 1 , DET 2 , . . .
  • DETm are controlled based on the fourth control signal CONT 4 .
  • the detection circuits DET 1 , DET 2 , . . . , DETm can be controlled such that the detection is performed upon transferring of the sense signals from the pixels P to the sense lines S[ 1 ], S[ 2 ], . . . , S[m].
  • FIG. 2 is a schematic block diagram of the timing controller 110 .
  • the timing controller 110 includes a data compensator 112 and a control signal generator 114 .
  • the timing controller 110 is illustrated in FIG. 2 as being divided into two elements, although the timing controller 110 may not be physically divided.
  • the data compensator 112 compensates the input image data RGBD based on the detection data DD from the plurality of detection circuits DET 1 , DET 2 , . . . , DETm to generate compensated output image data RGBD′. For example, values of the sense signals detected in the case where given image data is supplied to the data driver 106 can be compared with ideal values, and compensation values for the image data to be supplied to the data driver 106 can be determined based on the comparison result. In this way, it is possible to allow the pixels P to exhibit ideal brightness corresponding to the original uncompensated image data. This is so-called “external compensation”. Specific compensation algorithms are beyond the scope of this document, and any known or future algorithms in the art may be employed herein.
  • the control signal generator 114 receives the input control signals CONT from the system interface and generates the control signals CONT 1 , CONT 2 , CONT 3 , and CONT 4 .
  • the control signal generator 114 outputs the control signals CONT 1 , CONT 2 , CONT 3 , and CONT 4 to the first scan driver 102 , the second scan driver 104 , the data driver 106 , and the detection circuits DET 1 , DET 2 , . . . , DETm shown in FIG. 1 , respectively.
  • the timing controller 110 can be implemented in a number of ways (e.g., using dedicated hardware) to perform various functions discussed herein.
  • a “processor” is an example of the timing controller 110 that employs one or more microprocessors that can be programmed using software (e.g., microcode) to perform the various functions discussed herein.
  • the timing controller 110 can be implemented with or without a processor, and can also be implemented as a combination of dedicated hardware that performs some functions and a processor that performs other functions (e.g., one or more programmed microprocessors and associated circuitry). Examples of the timing controller 110 that may be employed in various different exemplary embodiments include, but are not limited to, a conventional microprocessor, an application specific integrated circuit (ASIC), and a field programmable gate array (FPGA).
  • ASIC application specific integrated circuit
  • FPGA field programmable gate array
  • the first scan driver 102 sequentially generates the plurality of first scan signals based on the first control signal CONT 1 and applies them to the first scan lines G 1 [ 1 ], G 1 [ 2 ], . . . , G 1 [n].
  • the second scan driver 104 sequentially generates the plurality of second scan signals based on the second control signal CONT 2 and applies them to the second scan lines G 2 [ 1 ], G 2 [ 2 ], . . . , G 2 [ n ].
  • the data driver 106 generates and applies the plurality of data voltages to the data lines D[ 1 ], D[ 2 ], . . . , D[m] based on the third control signal CONT 3 and the output image data RGBD′.
  • the first and second scan drivers 102 and 104 and the data driver 106 can be implemented using any known or future technology.
  • the first and second scan drivers 102 and 104 may each include a plurality of cascaded shift registers, and the data driver 106 may include a shift register, a latch, a digital-to-analog converter, and a buffer.
  • the first and second scan drivers 102 and 104 and/or the data driver 106 may be disposed on the display panel PA or may be connected to the display panel PA by, for example, a Tape Carrier Package (TCP).
  • TCP Tape Carrier Package
  • the first and second scan drivers 102 and 104 may be integrated in the display panel PA as a gate driver on array (GOA) circuit.
  • GOA gate driver on array
  • the detection circuits DET 1 , DET 2 , DETm are connected to respective ones of the sense lines S[ 1 ], S[ 2 ], . . . , S[m] and receive the fourth control signal CONT 4 from the timing controller 110 .
  • the detection circuits DET 1 , DET 2 , . . . , DETm detect the sense signals transferred via the respective ones of the sense lines S[ 1 ], S[ 2 ], . . . , S[m] based on the fourth control signal CONT 4 .
  • DETm may comprise respective analog-to-digital converters (ADCs) for converting voltages on the sense lines S[ 1 ], S[ 2 ], . . . , S[m] into digital data DD.
  • ADCs analog-to-digital converters
  • the digital data DD can then be transferred to the timing controller 110 .
  • the power supply 108 supplies electric power to the display panel PA, the timing controller 110 , the first and second drivers 102 and 104 , the data drivers 106 , and potentially additional components.
  • the power supply 108 supplies the power supply voltages ELVSS and ELVDD (not shown in FIG. 1 ) to each of the pixel circuits P in the display panel PA.
  • the configuration of the power supply 108 may be as known in the art.
  • the power supply 108 can include a voltage converter such as a DC/DC converter.
  • FIG. 3 is a schematic circuit diagram of a pixel circuit 300 in accordance with an exemplary embodiment.
  • Each of the pixels P shown in FIG. 1 may include the pixel circuit 300 .
  • the pixel circuit 300 is illustrated as being connected to an n-th first scan line G 1 [ n ], an n-th second scan line G 2 [ n ], an m-th data line D[m], and an m-th sense line S[m].
  • the pixel circuit 300 includes a light emitting diode OLED, a driving transistor M 0 , and a photosensitive circuit PSC.
  • the light emitting diode OLED is connected between a first node n 1 and a first power supply terminal V 1 .
  • the light emitting diode OLED may be an organic light emitting diode.
  • the light emitting diode OLED can be other types of light emitting elements.
  • the driving transistor M 0 is connected between a second power supply terminal V 2 and the first node n 1 .
  • the driving transistor M 0 includes a gate a source connected to the first node n 1 , and a drain connected to the second power supply terminal V 2 .
  • the driving transistor M 0 is configured to, responsive to a gate voltage at the gate G and a source voltage at the source control, a magnitude of a driving current I oled flowing through the light emitting diode OLED.
  • the gate voltage can be controlled to be equal to a reference voltage V 0 received at a second node n 2 .
  • the source voltage can be controlled to be equal to a data voltage supplied to the pixel circuit 300 via the data line D[m].
  • the driving transistor M 0 is an N-type transistor
  • the first power supply terminal V 1 is configured to receive the power supply voltage ELVSS
  • the second power supply terminal V 2 is configured to receive the power supply voltage ELVDD.
  • the driving current I oled flows from the second power supply terminal V 2 to the first power supply terminal V 1 via the driving transistor M 0 and the light emitting diode OLED.
  • the photosensitive circuit PSC is connected between the second node n 2 and a third node n 3 .
  • the second node n 2 is configured to receive the reference voltage V 0 .
  • the photosensitive circuit PSC is configured to sense an intensity of light emission of the light emitting diode OLED.
  • the photosensitive circuit PSC is further configured to set a potential at the third node n 3 according to the reference voltage V 0 and the sensed intensity.
  • the photosensitive circuit PSC includes a photodiode PD connected between the second node n 2 and the third node n 3 , and a first capacitor C 0 connected between the second node n 2 and the third node n 3 .
  • the photodiode PD may generate a photocurrent in response to the light emission from the light emitting diode OLED, which photocurrent charges the first capacitor C 0 to establish a voltage V′ across the first capacitor C 0 .
  • a potential V n3 at the third node n 3 is thus equal to the reference voltage V 0 plus the established voltage V′.
  • the potential V n3 at the third node n 3 can indicate the intensity of the light emission of the light emitting diode OLED.
  • the reference voltage V 0 may have a fixed potential (e.g., equal to ELVSS), and thus may be supplied by the power supply 108 shown in FIG. 1 .
  • the pixel circuit 300 further includes a first transistor M 1 configured to bring the gate G of the driving transistor M 0 into conduction with the second node n 2 in response to the first scan signal on the first scan line G 1 [ n ] being active.
  • the first transistor M 1 is used to set the gate voltage of the driving transistor M 0 by transferring the reference voltage V 0 applied to the second node n 2 to the gate G of the driving transistor M 0 .
  • the pixel circuit 300 further includes a second transistor M 2 configured to bring the data line D[m] into conduction with the source of the driving transistor M 0 in response to the first scan signal on the first scan line G 1 [ n ] being active.
  • the second transistor M 2 is used to set the source voltage of the driving transistor M 0 by writing the data voltage on the data line D[m] to the source of the driving transistor M 0 .
  • the pixel circuit 300 further includes a third transistor M 3 configured to bring the third node n 3 into conduction with the sense line S[m] in response to the second scan signal on the second scan line G 2 [ n ] being active.
  • the third transistor M 3 is used to expose the potential at the third node n 3 , which was set by the photosensitive circuit PSC, to an external detection circuit, namely, the detection circuit DETm in this example.
  • the pixel circuit 300 further includes a second capacitor Cst connected between the gate G and the source of the driving transistor.
  • the second capacitor Cst is used to store the data voltage supplied to the pixel circuit 300 via the data line D[m].
  • a signal being active means that the signal has such a potential that it can enable the associated transistor.
  • the active potential is high, and for a P-type transistor, the active potential is low.
  • FIG. 4 is an exemplary timing diagram for the pixel circuit 300 shown in FIG. 3 .
  • the operation of the pixel circuit 300 will be described below with reference to FIGS. 3 and 4 .
  • a gate-source voltage across the gate G and the source of the driving transistor M 0 is set.
  • the first scan signal on the first scan line G 1 [ n ] is active
  • the second scan signal on the second scan line G 2 [ n ] is inactive
  • a data voltage Vdata is applied on the data line D[m].
  • the first transistor M 1 is turned on and transfers the reference voltage V 0 at the second node n 2 to the gate G of the driving transistor M 0
  • the second transistor M 2 is turned on and transfers the data voltage Vdata on the data line D[m] to the source of the driving transistor M 0 .
  • the gate voltage of the driving transistor M 0 is set to the reference voltage V 0
  • the source voltage of the driving transistor M 0 is set to the data voltage Vdata.
  • the driving transistor M 0 controls the magnitude of the driving current I oled flowing through the light emitting diode OLED in response to the gate-source voltage. Specifically, both the first scan signal on the first scan line G 1 [ n ] and the second scan signal on the second scan line G 2 [ n ] are inactive, and the light emitting diode OLED emits light in response to the driving current I oled flowing through the light emitting diode OLED.
  • K W L ⁇ C ⁇ ⁇ , ⁇ is the carrier mobility of the driving transistor M 0 , C is the capacitance of the gate insulating layer of the driving transistor M 0 , W/L is the width-to-length ratio of the channel of the driving transistor M 0 , Vgs is the gate-source voltage of the driving transistor M 0 , and Vth is the threshold voltage of the driving transistor M 0 .
  • the photosensitive circuit PSC senses the intensity of light emission of the light emitting diode OLED. Specifically, the photodiode PD generates a photocurrent in response to the light emission of the light emitting diode OLED. The magnitude of the photocurrent is proportional to the intensity of the light emission of the light emitting diode OLED.
  • the photosensitive circuit PSC also sets a potential V n3 at the third node n 3 according to the reference voltage V 0 and the sensed intensity. Specifically, the first capacitor C 0 is charged with the photocurrent generated by the photodiode PD, thereby establishing a voltage V′ across the first capacitor C 0 . As a result, the potential V n3 at the third node n 3 is equal to V 0 +V′.
  • the set potential V n3 at the third node n 3 is transferred to the sense line S[m]. Specifically, the first scan signal on the first scan line G 1 [ n ] is inactive, and the second scan signal on the second scan line G 2 [ n ] is active. The first and second transistors M 1 and M 2 are both turned off. The third transistor M 3 is turned on and transfers the potential V n3 at the third node n 3 to the sense line S[m]. This potential V n3 can then be detected by the detection circuit DETm shown in FIG. 1 and supplied to the timing controller 110 .
  • the timing controller 110 will compensate the input image data RGBD based on the detected data DD from the plurality of detecting circuits DET 1 , DET 2 , . . . , DETm to generate compensated output image data RGBD′.
  • the pixel circuit 300 provides advantages over a configuration in which the pixel circuit and the photosensitive circuit are independent of each other. Specifically, for the pixel circuit 300 , only one sense line S[m] is required, resulting in reduced routings. This means an increased aperture ratio for the pixel. Moreover, since separate electrical compensation is not required, the detection and processing circuitry for electrical compensation can be omitted, resulting in reduced cost. In particular, in exemplary embodiments in which the reference voltage V 0 supplied to the second node n 2 is equal to the power supply voltage ELVSS, the routings can be further reduced because the first power supply terminal V 1 and the second node n 2 can be powered via the same power supply line. It will be understood that the pixel circuit 300 is merely exemplary and that other embodiments are possible.
  • FIG. 5 is a schematic circuit diagram of a modification 500 of the pixel circuit 300 shown in FIG. 3 .
  • the reference signs of FIG. 5 denote the same elements as those in FIG. 3 .
  • the pixel circuit 500 differs from the pixel circuit 300 in that the driving transistor M 0 is now a P-type transistor. Accordingly, the source of the driving transistor M 0 is connected to the cathode of the light emitting diode OLED, and the anode of the light emitting diode OLED is connected to the first power supply terminal V 1 .
  • the power supply voltage ELVDD is supplied to the first power source terminal V 1
  • the power supply voltage ELVSS is supplied to the second power source terminal V 2 .
  • the driving current bled flows from the first power supply terminal V 1 to the second power supply terminal V 2 via the light emitting diode OLED and the driving transistor M 0 .
  • the reference voltage V 0 supplied to the second node n 2 may be equal to, for example, ELVDD, and thus may be supplied by the power supply 108 shown in FIG. 1 .
  • the first, second, and third transistors M 1 , M 2 , and M 3 are also illustrated as P-type transistors, although this is not necessary. In the case of a P-type transistor, the active potential is low and the inactive potential is high.
  • the operation of the pixel circuit 500 is similar to that of the pixel circuit 300 described above with respect to FIG. 3 , and is omitted herein for the sake of brevity.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Geometry (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Control Of El Displays (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Electroluminescent Light Sources (AREA)

Abstract

A pixel circuit comprising an organic light emitting diode; a driving transistor including a gate, a source connected to a first node, a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage. The driving transistor is configured to, responsive to a gate voltage and a source voltage, control a magnitude of a driving current flowing through the organic light emitting diode. The photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set being detectable by an external circuit via a sense line.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application claims priority to Chinese Patent Application No. 201810940864.X, filed on Aug. 17, 2018, the entire disclosure of which is hereby incorporated by reference.
TECHNICAL FIELD
The present disclosure relates to the field of display technologies, and in particular, to a pixel circuit, a display panel, a display device, and a method of driving a pixel circuit.
BACKGROUND
In a pixel circuit of an organic light emitting diode (OLED) display, a display function is implemented by a driving transistor controlling a driving current flowing through the OLED. The magnitude of the driving current is related to a number of characteristic parameters including the threshold voltage of the driving transistor. Various compensation techniques have been developed to avoid display defects resulting from drift of the characteristic parameters of the driving transistor.
The compensation approaches may include internal compensation and external compensation. External compensation refers to an approach in which electrical or optical characteristics of a pixel are perceived by an external driving circuit or device and then compensated. External compensation may require additional specialized equipment, such as a CCD camera, to perform the perception of the optical characteristics.
SUMMARY
In an exemplary embodiment, a pixel circuit is provided, comprising: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage. The driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a data voltage supplied to the pixel circuit via a data line. The photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set being detectable by an external circuit via a sense line.
In some exemplary embodiments, the pixel circuit further comprises: a first transistor configured to bring the gate of the driving transistor into conduction with the second node in response to a first scan signal on a first scan line being active; and a second transistor configured to bring the source of the driving transistor into conduction with the data line in response to the first scan signal on the first scan line being active.
In some exemplary embodiments, the photosensitive circuit comprises: a photodiode connected between the second node and the third node; and a first capacitor connected between the second node and the third node.
In some exemplary embodiments, the pixel circuit further comprises a third transistor configured to bring the third node into conduction with the sense line in response to a second scan signal on a second scan line being active.
In some exemplary embodiments, the pixel circuit further comprises a second capacitor connected between the gate and the source of the driving transistor.
According to another exemplary embodiment, a display panel is provided, comprising a plurality of pixels arranged in an array. Each of the plurality of pixels comprises the pixel circuit as described above.
According to yet another exemplary embodiment, a display device is provided, comprising:
a first scan driver configured to sequentially supply a first scan signal to a plurality of first scan lines; a second scan driver configured to sequentially supply a second scan signal to a plurality of second scan lines; a data driver configured to generate data voltages based on image data and supply the data voltages that were generated respectively to a plurality of data lines; and a display panel comprising a plurality of pixel circuits arranged in an array, each of the plurality of pixel circuits comprising: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage. The driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a corresponding one of the data voltages supplied to the pixel circuit via a corresponding one of the plurality of data lines. The photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set at the third node being transferred to a corresponding one of a plurality of sense lines. The display device further comprises: a plurality of detection circuits configured to detect respective ones of the potentials that were set, which are transferred by respective ones of the plurality of sense lines; and a timing controller configured to control the first and second scan drivers, the data driver, and the plurality of detection circuits. The timing controller is further configured to compensate image data to be supplied to the data driver based on detection by the plurality of detection circuits.
According to another exemplary embodiment, a method of driving a pixel circuit is provided. The pixel circuit comprises: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage. The method comprising: setting a gate voltage at the gate of the driving transistor to the reference voltage received at the second node; setting a source voltage at the source of the driving transistor to a data voltage supplied to the pixel circuit via a data line; responsive to the gate voltage and the source voltage, controlling, by the driving transistor, a magnitude of a driving current flowing through the organic light emitting diode; sensing, by the photosensitive circuit, an intensity of light emission of the organic light emitting diode; and setting, by the photosensitive circuit, a potential at the third node according to the reference voltage and the intensity that was sensed.
In some exemplary embodiments, the method further comprises transferring the potential that was set at the third node to a sense line.
These and other aspects of the present disclosure will be apparent from and elucidated with reference to the exemplary embodiments described hereinafter.
BRIEF DESCRIPTION OF THE DRAWINGS
Further details, features and advantages of the present disclosure are disclosed in the following description of exemplary embodiments in conjunction with the accompanying drawings in which:
FIG. 1 is a schematic block diagram of a display device in accordance with an exemplary embodiment;
FIG. 2 is a schematic block diagram of a timing controller of the display device shown in FIG. 1;
FIG. 3 is a schematic circuit diagram of a pixel circuit in accordance with an exemplary embodiment;
FIG. 4 is an exemplary timing diagram for the pixel circuit shown in FIG. 3; and
FIG. 5 is a schematic circuit diagram of a modification of the pixel circuit shown in FIG. 3.
DETAILED DESCRIPTION
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present disclosure.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element is referred to as being “connected to” or “coupled to” another element, it can be directly connected or coupled to the other element, or intervening elements may be present. In contrast, when an element is referred to as being “directly connected to” or “directly coupled to” another element, there are no intervening elements present.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and/or the present specification and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Photosensitive circuits and pixel circuits can be used to implement built-in optical and electrical compensation without the use of an external CCD camera. This enables real-time compensation mechanisms for pixel circuits. However, this may also yield undesirable side effects such as increased routings and hence a reduced pixel aperture ratio.
Exemplary embodiments will be described in detail below, which may be used to advantage for various reasons, such as to alleviate or mitigate these undesirable side effects.
FIG. 1 is a schematic block diagram of a display device 100 in accordance with an exemplary embodiment.
Referring to FIG. 1, the display device 100 includes a display panel PA, a first scan driver 102, a second scan driver 104, a data driver 106, a plurality of detection circuits DET1, DET2, . . . , DETm, a power supply 108, and a timing controller 110. By way of example and not limitation, the display device 100 can be any product or component having a display function, such as a cell phone, a tablet, a television, a display, a notebook, a digital photo frame, a navigator, and the like.
The display panel PA includes n×m pixels P (n and m being natural numbers), n first scan lines G1[1], G1[2], . . . , G1 [n] arranged in a row direction to transfer respective first scanning signals, n second scan lines G2[1], G2[2], . . . , G2[n] arranged in the row direction to transfer respective second scanning signals, m data lines D[1], D[2], . . . , D[m] arranged in a column direction to transfer respective data voltages, m sense lines S[1], S[2], . . . , S[m] arranged in the column direction to transfer sense signals from the pixels P, and wires (not shown) for transferring the power supply voltages ELVSS and ELVDD.
The timing controller 110 is used to control the first scan driver 102, the second scan driver 104, the data driver 106, and the detection circuits DET1, DET2, . . . , DETm. The timing controller 110 receives input image data RGBD and input control signals CONT from a system interface, and receives detection data DD from the detection circuits DET1, DET2, . . . , DETm. The input image data RGBD may include a plurality of input pixel data for the plurality of pixels P, and each of the input pixel data may include red grayscale data R, green grayscale data G and blue grayscale data B for a corresponding one of the plurality of pixels P. The input control signals CONT may include a main clock signal, a data enable signal, a vertical sync signal, a horizontal sync signal, and the like. The timing controller 110 generates output image data RGBD′, a first control signal CONT1, a second control signal CONT2, a third control signal CONT3, and a fourth control signal CONT4 based on the input image data RGBD, the detection data DD, and the input control signals CONT. The first control signal CONT1 and the second control signal CONT2 are supplied to the first scan driver 102 and the second scan driver 104, respectively, such that the operations of the first and second scan drivers 102 and 104 are controlled based on the first and second control signals CONT1 and CONT2, respectively. The first and second control signals CONT1 and CONT2 may include a vertical enable signal, a gate clock signal, and the like. The third control signal CONT3 and the output image data RGBD′ are supplied to the data driver 106, such that the data driver 106 generates data voltages corresponding to the output image data RGBD′ based on the third control signal CONT3. The third control signal CONT3 may include a horizontal enable signal, a data clock signal, a data load signal, and the like. The fourth control signal CONT4 is supplied to the detection circuits DET1, DET2, . . . , DETm such that the operations of the detection circuits DET1, DET2, . . . , DETm are controlled based on the fourth control signal CONT4. For example, the detection circuits DET1, DET2, . . . , DETm can be controlled such that the detection is performed upon transferring of the sense signals from the pixels P to the sense lines S[1], S[2], . . . , S[m].
FIG. 2 is a schematic block diagram of the timing controller 110.
Referring to FIG. 2, the timing controller 110 includes a data compensator 112 and a control signal generator 114. For convenience of description, the timing controller 110 is illustrated in FIG. 2 as being divided into two elements, although the timing controller 110 may not be physically divided.
The data compensator 112 compensates the input image data RGBD based on the detection data DD from the plurality of detection circuits DET1, DET2, . . . , DETm to generate compensated output image data RGBD′. For example, values of the sense signals detected in the case where given image data is supplied to the data driver 106 can be compared with ideal values, and compensation values for the image data to be supplied to the data driver 106 can be determined based on the comparison result. In this way, it is possible to allow the pixels P to exhibit ideal brightness corresponding to the original uncompensated image data. This is so-called “external compensation”. Specific compensation algorithms are beyond the scope of this document, and any known or future algorithms in the art may be employed herein.
The control signal generator 114 receives the input control signals CONT from the system interface and generates the control signals CONT1, CONT2, CONT3, and CONT4. The control signal generator 114 outputs the control signals CONT1, CONT2, CONT3, and CONT4 to the first scan driver 102, the second scan driver 104, the data driver 106, and the detection circuits DET1, DET2, . . . , DETm shown in FIG. 1, respectively.
The timing controller 110 can be implemented in a number of ways (e.g., using dedicated hardware) to perform various functions discussed herein. A “processor” is an example of the timing controller 110 that employs one or more microprocessors that can be programmed using software (e.g., microcode) to perform the various functions discussed herein. The timing controller 110 can be implemented with or without a processor, and can also be implemented as a combination of dedicated hardware that performs some functions and a processor that performs other functions (e.g., one or more programmed microprocessors and associated circuitry). Examples of the timing controller 110 that may be employed in various different exemplary embodiments include, but are not limited to, a conventional microprocessor, an application specific integrated circuit (ASIC), and a field programmable gate array (FPGA).
Referring back to FIG. 1, the first scan driver 102 sequentially generates the plurality of first scan signals based on the first control signal CONT1 and applies them to the first scan lines G1[1], G1[2], . . . , G1 [n]. The second scan driver 104 sequentially generates the plurality of second scan signals based on the second control signal CONT2 and applies them to the second scan lines G2[1], G2[2], . . . , G2[n]. The data driver 106 generates and applies the plurality of data voltages to the data lines D[1], D[2], . . . , D[m] based on the third control signal CONT3 and the output image data RGBD′.
The first and second scan drivers 102 and 104 and the data driver 106 can be implemented using any known or future technology. For example, the first and second scan drivers 102 and 104 may each include a plurality of cascaded shift registers, and the data driver 106 may include a shift register, a latch, a digital-to-analog converter, and a buffer. In an embodiment, the first and second scan drivers 102 and 104 and/or the data driver 106 may be disposed on the display panel PA or may be connected to the display panel PA by, for example, a Tape Carrier Package (TCP). For example, the first and second scan drivers 102 and 104 may be integrated in the display panel PA as a gate driver on array (GOA) circuit.
Continuing with the example of FIG. 1, the detection circuits DET1, DET2, DETm are connected to respective ones of the sense lines S[1], S[2], . . . , S[m] and receive the fourth control signal CONT4 from the timing controller 110. The detection circuits DET1, DET2, . . . , DETm detect the sense signals transferred via the respective ones of the sense lines S[1], S[2], . . . , S[m] based on the fourth control signal CONT4. In some examples, the detection circuits DET1, DET2, . . . , DETm may comprise respective analog-to-digital converters (ADCs) for converting voltages on the sense lines S[1], S[2], . . . , S[m] into digital data DD. The digital data DD can then be transferred to the timing controller 110.
The power supply 108 supplies electric power to the display panel PA, the timing controller 110, the first and second drivers 102 and 104, the data drivers 106, and potentially additional components. For example, the power supply 108 supplies the power supply voltages ELVSS and ELVDD (not shown in FIG. 1) to each of the pixel circuits P in the display panel PA. The configuration of the power supply 108 may be as known in the art. In some examples, the power supply 108 can include a voltage converter such as a DC/DC converter.
FIG. 3 is a schematic circuit diagram of a pixel circuit 300 in accordance with an exemplary embodiment.
Each of the pixels P shown in FIG. 1 may include the pixel circuit 300. For convenience of description, the pixel circuit 300 is illustrated as being connected to an n-th first scan line G1[n], an n-th second scan line G2[n], an m-th data line D[m], and an m-th sense line S[m]. As shown in FIG. 3, the pixel circuit 300 includes a light emitting diode OLED, a driving transistor M0, and a photosensitive circuit PSC.
The light emitting diode OLED is connected between a first node n1 and a first power supply terminal V1. In this exemplary embodiment, the light emitting diode OLED may be an organic light emitting diode. In other exemplary embodiments, the light emitting diode OLED can be other types of light emitting elements.
The driving transistor M0 is connected between a second power supply terminal V2 and the first node n1. The driving transistor M0 includes a gate a source connected to the first node n1, and a drain connected to the second power supply terminal V2. The driving transistor M0 is configured to, responsive to a gate voltage at the gate G and a source voltage at the source control, a magnitude of a driving current Ioled flowing through the light emitting diode OLED. The gate voltage can be controlled to be equal to a reference voltage V0 received at a second node n2. The source voltage can be controlled to be equal to a data voltage supplied to the pixel circuit 300 via the data line D[m].
In this exemplary embodiment, the driving transistor M0 is an N-type transistor, the first power supply terminal V1 is configured to receive the power supply voltage ELVSS, and the second power supply terminal V2 is configured to receive the power supply voltage ELVDD. The driving current Ioled flows from the second power supply terminal V2 to the first power supply terminal V1 via the driving transistor M0 and the light emitting diode OLED.
The photosensitive circuit PSC is connected between the second node n2 and a third node n3. The second node n2 is configured to receive the reference voltage V0. The photosensitive circuit PSC is configured to sense an intensity of light emission of the light emitting diode OLED. The photosensitive circuit PSC is further configured to set a potential at the third node n3 according to the reference voltage V0 and the sensed intensity.
In this exemplary embodiment, the photosensitive circuit PSC includes a photodiode PD connected between the second node n2 and the third node n3, and a first capacitor C0 connected between the second node n2 and the third node n3. The photodiode PD may generate a photocurrent in response to the light emission from the light emitting diode OLED, which photocurrent charges the first capacitor C0 to establish a voltage V′ across the first capacitor C0. A potential Vn3 at the third node n3 is thus equal to the reference voltage V0 plus the established voltage V′. Thus, the potential Vn3 at the third node n3 can indicate the intensity of the light emission of the light emitting diode OLED. In some examples, the reference voltage V0 may have a fixed potential (e.g., equal to ELVSS), and thus may be supplied by the power supply 108 shown in FIG. 1.
In the exemplary embodiment illustrated in FIG. 3, the pixel circuit 300 further includes a first transistor M1 configured to bring the gate G of the driving transistor M0 into conduction with the second node n2 in response to the first scan signal on the first scan line G1[n] being active. The first transistor M1 is used to set the gate voltage of the driving transistor M0 by transferring the reference voltage V0 applied to the second node n2 to the gate G of the driving transistor M0.
In this exemplary embodiment, the pixel circuit 300 further includes a second transistor M2 configured to bring the data line D[m] into conduction with the source of the driving transistor M0 in response to the first scan signal on the first scan line G1[n] being active. The second transistor M2 is used to set the source voltage of the driving transistor M0 by writing the data voltage on the data line D[m] to the source of the driving transistor M0.
In this exemplary embodiment, the pixel circuit 300 further includes a third transistor M3 configured to bring the third node n3 into conduction with the sense line S[m] in response to the second scan signal on the second scan line G2[n] being active. The third transistor M3 is used to expose the potential at the third node n3, which was set by the photosensitive circuit PSC, to an external detection circuit, namely, the detection circuit DETm in this example.
In this exemplary embodiment, the pixel circuit 300 further includes a second capacitor Cst connected between the gate G and the source of the driving transistor. The second capacitor Cst is used to store the data voltage supplied to the pixel circuit 300 via the data line D[m].
It will be understood that the phrase “a signal being active” as used herein means that the signal has such a potential that it can enable the associated transistor. For example, for an N-type transistor, the active potential is high, and for a P-type transistor, the active potential is low.
FIG. 4 is an exemplary timing diagram for the pixel circuit 300 shown in FIG. 3. The operation of the pixel circuit 300 will be described below with reference to FIGS. 3 and 4.
At phase P1, a gate-source voltage across the gate G and the source of the driving transistor M0 is set. Specifically, the first scan signal on the first scan line G1[n] is active, the second scan signal on the second scan line G2[n] is inactive, and a data voltage Vdata is applied on the data line D[m]. The first transistor M1 is turned on and transfers the reference voltage V0 at the second node n2 to the gate G of the driving transistor M0. The second transistor M2 is turned on and transfers the data voltage Vdata on the data line D[m] to the source of the driving transistor M0. Thus, the gate voltage of the driving transistor M0 is set to the reference voltage V0, and the source voltage of the driving transistor M0 is set to the data voltage Vdata.
At phase P2, the driving transistor M0 controls the magnitude of the driving current Ioled flowing through the light emitting diode OLED in response to the gate-source voltage. Specifically, both the first scan signal on the first scan line G1[n] and the second scan signal on the second scan line G2[n] are inactive, and the light emitting diode OLED emits light in response to the driving current Ioled flowing through the light emitting diode OLED. In general, the driving current Ioled can be expressed as:
I oledK×(Vgs−Vth)2  (1)
where
K = W L · C · μ ,
μ is the carrier mobility of the driving transistor M0, C is the capacitance of the gate insulating layer of the driving transistor M0, W/L is the width-to-length ratio of the channel of the driving transistor M0, Vgs is the gate-source voltage of the driving transistor M0, and Vth is the threshold voltage of the driving transistor M0.
The photosensitive circuit PSC senses the intensity of light emission of the light emitting diode OLED. Specifically, the photodiode PD generates a photocurrent in response to the light emission of the light emitting diode OLED. The magnitude of the photocurrent is proportional to the intensity of the light emission of the light emitting diode OLED.
The photosensitive circuit PSC also sets a potential Vn3 at the third node n3 according to the reference voltage V0 and the sensed intensity. Specifically, the first capacitor C0 is charged with the photocurrent generated by the photodiode PD, thereby establishing a voltage V′ across the first capacitor C0. As a result, the potential Vn3 at the third node n3 is equal to V0+V′.
At phase P3, the set potential Vn3 at the third node n3 is transferred to the sense line S[m]. Specifically, the first scan signal on the first scan line G1[n] is inactive, and the second scan signal on the second scan line G2[n] is active. The first and second transistors M1 and M2 are both turned off. The third transistor M3 is turned on and transfers the potential Vn3 at the third node n3 to the sense line S[m]. This potential Vn3 can then be detected by the detection circuit DETm shown in FIG. 1 and supplied to the timing controller 110. As previously described, the timing controller 110 will compensate the input image data RGBD based on the detected data DD from the plurality of detecting circuits DET1, DET2, . . . , DETm to generate compensated output image data RGBD′.
The pixel circuit 300 provides advantages over a configuration in which the pixel circuit and the photosensitive circuit are independent of each other. Specifically, for the pixel circuit 300, only one sense line S[m] is required, resulting in reduced routings. This means an increased aperture ratio for the pixel. Moreover, since separate electrical compensation is not required, the detection and processing circuitry for electrical compensation can be omitted, resulting in reduced cost. In particular, in exemplary embodiments in which the reference voltage V0 supplied to the second node n2 is equal to the power supply voltage ELVSS, the routings can be further reduced because the first power supply terminal V1 and the second node n2 can be powered via the same power supply line. It will be understood that the pixel circuit 300 is merely exemplary and that other embodiments are possible.
FIG. 5 is a schematic circuit diagram of a modification 500 of the pixel circuit 300 shown in FIG. 3. The reference signs of FIG. 5 denote the same elements as those in FIG. 3.
The pixel circuit 500 differs from the pixel circuit 300 in that the driving transistor M0 is now a P-type transistor. Accordingly, the source of the driving transistor M0 is connected to the cathode of the light emitting diode OLED, and the anode of the light emitting diode OLED is connected to the first power supply terminal V1. In this case, the power supply voltage ELVDD is supplied to the first power source terminal V1, and the power supply voltage ELVSS is supplied to the second power source terminal V2. The driving current bled flows from the first power supply terminal V1 to the second power supply terminal V2 via the light emitting diode OLED and the driving transistor M0. In an exemplary embodiment, the reference voltage V0 supplied to the second node n2 may be equal to, for example, ELVDD, and thus may be supplied by the power supply 108 shown in FIG. 1.
In addition, in the example of FIG. 5, the first, second, and third transistors M1, M2, and M3 are also illustrated as P-type transistors, although this is not necessary. In the case of a P-type transistor, the active potential is low and the inactive potential is high.
The operation of the pixel circuit 500 is similar to that of the pixel circuit 300 described above with respect to FIG. 3, and is omitted herein for the sake of brevity.
While the present disclosure has been illustrated and described in detail in the drawings and the foregoing description, such illustration and description are to be regarded as illustrative and exemplary, rather than restrictive. The invention is not limited to the exemplary embodiments disclosed. Variations to the disclosed embodiments can be understood and effected by those skilled in the art from a study of the drawings, the disclosure and the appended claims. In the claims, the word “comprising” or “comprise” does not exclude other elements or steps, and the indefinite article “a” or “an” does not exclude a plurality. The mere fact that certain measures are recited in mutually different dependent claims does not indicate that the combination of these measures cannot be used to advantage.

Claims (20)

What is claimed is:
1. A pixel circuit, comprising:
an organic light emitting diode connected between a first node and a first power supply terminal;
a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and
a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage,
wherein the driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a data voltage supplied to the pixel circuit via a data line, and
wherein the photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set being detectable by an external circuit via a sense line.
2. The pixel circuit of claim 1, further comprising:
a first transistor configured to bring the gate of the driving transistor into conduction with the second node in response to a first scan signal on a first scan line being active; and
a second transistor configured to bring the source of the driving transistor into conduction with the data line in response to the first scan signal on the first scan line being active.
3. The pixel circuit of claim 1, wherein the photosensitive circuit comprises:
a photodiode connected between the second node and the third node; and
a first capacitor connected between the second node and the third node.
4. The pixel circuit of claim 3, further comprising a third transistor configured to bring the third node into conduction with the sense line in response to a second scan signal on a second scan line being active.
5. The pixel circuit of claim 1, further comprising a second capacitor connected between the gate and the source of the driving transistor.
6. A display panel, comprising:
a plurality of pixels arranged in an array,
wherein each of the plurality of pixels comprises the pixel circuit of claim 1.
7. The display panel of claim 6, wherein each of the plurality of pixels further comprises:
a first transistor configured to bring the gate of the driving transistor into conduction with the second node in response to a first scan signal on a first scan line being active; and
a second transistor configured to bring the source of the driving transistor into conduction with the data line in response to the first scan signal on the first scan line being active.
8. The display panel of claim 6, wherein the photosensitive circuit comprises:
a photodiode connected between the second node and the third node; and
a first capacitor connected between the second node and the third node.
9. The display panel of claim 8, wherein each of the plurality of pixels further comprises a third transistor configured to bring the third node into conduction with the sense line in response to a second scan signal on a second scan line being active.
10. The display panel of claim 6, wherein each of the plurality of pixels further comprises a second capacitor connected between the gate and the source of the driving transistor.
11. A display device, comprising:
a first scan driver configured to sequentially supply a first scan signal to a plurality of first scan lines;
a second scan driver configured to sequentially supply a second scan signal to a plurality of second scan lines;
a data driver configured to generate data voltages based on image data and supply the data voltages that were generated respectively to a plurality of data lines;
a display panel comprising a plurality of pixel circuits arranged in an array, each of the plurality of pixel circuits comprising:
an organic light emitting diode connected between a first node and a first power supply terminal;
a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and
a photosensitive circuit connected between a second node and a third node, the second node configured to receive a reference voltage,
wherein the driving transistor is configured to, responsive to a gate voltage at the gate and a source voltage at the source, control a magnitude of a driving current flowing through the organic light emitting diode, the gate voltage being controllable to be equal to the reference voltage received at the second node, the source voltage being controllable to be equal to a corresponding one of the data voltages supplied to the pixel circuit via a corresponding one of the plurality of data lines, and
wherein the photosensitive circuit is configured to sense an intensity of light emission of the organic light emitting diode and to set a potential at the third node according to the reference voltage and the intensity that was sensed, the potential that was set at the third node being transferred to a corresponding one of a plurality of sense lines;
a plurality of detection circuits configured to detect respective ones of the potentials that were set, which are transferred by respective ones of the plurality of sense lines; and
a timing controller configured to control the first and second scan drivers, the data driver, and the plurality of detection circuits, wherein the timing controller is further configured to compensate image data to be supplied to the data driver based on detection by the plurality of detection circuits.
12. The display device of claim 11, wherein each of the plurality of pixel circuits further comprises:
a first transistor configured to bring the gate of the driving transistor into conduction with the second node in response to the first scan signal on a corresponding one of the plurality of first scan lines being active; and
a second transistor configured to bring the source of the driving transistor into conduction with the corresponding one of the plurality of data lines in response to the first scan signal on the corresponding one of the plurality of first scan lines being active.
13. The display device of claim 12, wherein each of the plurality of pixel circuits further comprises a second capacitor connected between the gate and the source of the driving transistor.
14. The display device of claim 11, wherein the photosensitive circuit comprises:
a photodiode connected between the second node and the third node; and
a first capacitor connected between the second node and the third node.
15. The display device of claim 14, wherein each of the plurality of pixel circuits further comprises a third transistor configured to bring the third node into conduction with the corresponding one of the plurality of sense lines in response to the second scan signal on a corresponding one of the plurality of second scan lines being active.
16. The display device of claim 15, wherein each of the plurality of pixel circuits further comprises a second capacitor connected between the gate and the source of the driving transistor.
17. The display device of claim 14, wherein each of the plurality of pixel circuits further comprises a second capacitor connected between the gate and the source of the driving transistor.
18. The display device of claim 11, wherein each of the plurality of pixel circuits further comprises a second capacitor connected between the gate and the source of the driving transistor.
19. A method of driving a pixel circuit, wherein the pixel circuit comprises: an organic light emitting diode connected between a first node and a first power supply terminal; a driving transistor comprising a gate, a source connected to the first node, and a drain connected to a second power supply terminal; and a photosensitive circuit connected between a second node and a third node, wherein the second node is configured to receive a reference voltage, the method comprising:
setting a gate voltage at the gate of the driving transistor to the reference voltage received at the second node;
setting a source voltage at the source of the driving transistor to a data voltage supplied to the pixel circuit via a data line;
responsive to the gate voltage and the source voltage, controlling, by the driving transistor, a magnitude of a driving current flowing through the organic light emitting diode;
sensing, by the photosensitive circuit, an intensity of light emission of the organic light emitting diode; and
setting, by the photosensitive circuit, a potential at the third node according to the reference voltage and the intensity that was sensed.
20. The method of claim 19, further comprising transferring the potential that was set at the third node to a sense line.
US16/413,645 2018-08-17 2019-05-16 Pixel circuit, display panel, display device, and method of driving pixel circuit Active US10783831B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
CN201810940864.XA CN108877677B (en) 2018-08-17 2018-08-17 Pixel circuit, display panel, display device and method for driving pixel circuit
CN201810940864.X 2018-08-17
CN201810940864 2018-08-17

Publications (2)

Publication Number Publication Date
US20200058253A1 US20200058253A1 (en) 2020-02-20
US10783831B2 true US10783831B2 (en) 2020-09-22

Family

ID=64318208

Family Applications (1)

Application Number Title Priority Date Filing Date
US16/413,645 Active US10783831B2 (en) 2018-08-17 2019-05-16 Pixel circuit, display panel, display device, and method of driving pixel circuit

Country Status (2)

Country Link
US (1) US10783831B2 (en)
CN (1) CN108877677B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108877653B (en) * 2018-06-29 2021-11-02 京东方科技集团股份有限公司 Pixel circuit, display device and manufacturing method thereof
CN111681605B (en) * 2020-07-08 2021-12-07 深圳大学 Photosensitive photoelectric device drive control circuit and display device
CN114566126B (en) * 2022-03-10 2023-08-22 武汉华星光电半导体显示技术有限公司 display panel

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130043796A1 (en) * 2011-08-16 2013-02-21 Hannstar Display Corp. Compensation Circuit of Organic Light Emitting Diode
CN104021773A (en) 2014-05-30 2014-09-03 京东方科技集团股份有限公司 Luminance supplementing method and device for display device, and display device
CN104465715A (en) 2014-12-30 2015-03-25 上海天马有机发光显示技术有限公司 Pixel circuit, driving method, display panel and display device
US20150103037A1 (en) * 2013-05-31 2015-04-16 Boe Technology Group Co., Ltd. Pixel circuit, driving method thereof, organic light-emitting display panel and display device
US20150268763A1 (en) * 2013-07-31 2015-09-24 Boe Technology Group Co., Ltd. Organic light-emitting diode pixel circuit, driving method thereof, and display device
US20160098961A1 (en) 2014-10-01 2016-04-07 Lg Display Co., Ltd. Organic light emitting display device
US20160253541A1 (en) 2014-09-26 2016-09-01 Boe Technology Group Co., Ltd. Pixel circuit, its driving method, light-emitting diode display panel, and display device
CN106504703A (en) 2016-10-18 2017-03-15 深圳市华星光电技术有限公司 AMOLED pixel-driving circuits and driving method
CN107546337A (en) 2017-08-24 2018-01-05 京东方科技集团股份有限公司 Organic luminescent device and its brightness adjusting method, display device
CN107657923A (en) 2017-11-15 2018-02-02 合肥鑫晟光电科技有限公司 The detection method of image element circuit, the driving method of display panel, display device and image element circuit
CN107863065A (en) 2017-11-24 2018-03-30 京东方科技集团股份有限公司 Pixel unit circuit, driving method and image element circuit
CN108109588A (en) 2018-01-10 2018-06-01 京东方科技集团股份有限公司 Voltage collection circuit and method, external compensation circuit and display device

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130043796A1 (en) * 2011-08-16 2013-02-21 Hannstar Display Corp. Compensation Circuit of Organic Light Emitting Diode
US20150103037A1 (en) * 2013-05-31 2015-04-16 Boe Technology Group Co., Ltd. Pixel circuit, driving method thereof, organic light-emitting display panel and display device
US20150268763A1 (en) * 2013-07-31 2015-09-24 Boe Technology Group Co., Ltd. Organic light-emitting diode pixel circuit, driving method thereof, and display device
US20160247445A1 (en) 2014-05-30 2016-08-25 Boe Technology Group Co., Ltd. Display device and method and apparatus for compensating luminance of display device
CN104021773A (en) 2014-05-30 2014-09-03 京东方科技集团股份有限公司 Luminance supplementing method and device for display device, and display device
US20160253541A1 (en) 2014-09-26 2016-09-01 Boe Technology Group Co., Ltd. Pixel circuit, its driving method, light-emitting diode display panel, and display device
US20160098961A1 (en) 2014-10-01 2016-04-07 Lg Display Co., Ltd. Organic light emitting display device
CN105489159A (en) 2014-10-01 2016-04-13 乐金显示有限公司 Organic light emitting display device
CN104465715A (en) 2014-12-30 2015-03-25 上海天马有机发光显示技术有限公司 Pixel circuit, driving method, display panel and display device
US20160189606A1 (en) 2014-12-30 2016-06-30 Shanghai Tianma AM-OLED Co., Ltd. Pixel circuit, driving method, display panel and display device
CN106504703A (en) 2016-10-18 2017-03-15 深圳市华星光电技术有限公司 AMOLED pixel-driving circuits and driving method
US20180211601A1 (en) 2016-10-18 2018-07-26 Shenzhen China Star Optoelectronics Technology Co., Ltd. Amoled pixel driver circuit and pixel driving method
CN107546337A (en) 2017-08-24 2018-01-05 京东方科技集团股份有限公司 Organic luminescent device and its brightness adjusting method, display device
US20190067384A1 (en) 2017-08-24 2019-02-28 Boe Technology Group Co., Ltd. Oled device, brightness adjustment method thereof and display device
CN107657923A (en) 2017-11-15 2018-02-02 合肥鑫晟光电科技有限公司 The detection method of image element circuit, the driving method of display panel, display device and image element circuit
US20190147797A1 (en) 2017-11-15 2019-05-16 Boe Technology Group Co., Ltd. Detection Method of Pixel Circuit, Driving Method of Display Panel, Display Device and Pixel Circuit
CN107863065A (en) 2017-11-24 2018-03-30 京东方科技集团股份有限公司 Pixel unit circuit, driving method and image element circuit
US20190164493A1 (en) 2017-11-24 2019-05-30 Boe Technology Group Co., Ltd. Pixel unit circuit, method for driving the same, and pixel circuit
CN108109588A (en) 2018-01-10 2018-06-01 京东方科技集团股份有限公司 Voltage collection circuit and method, external compensation circuit and display device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
First Office Action for Chinese Patent Application No. 201810940864.X dated Sep. 29, 2019.

Also Published As

Publication number Publication date
CN108877677A (en) 2018-11-23
CN108877677B (en) 2020-12-04
US20200058253A1 (en) 2020-02-20

Similar Documents

Publication Publication Date Title
US10546531B2 (en) Pixel circuit driving method and display device
US10930215B2 (en) Pixel circuit, driving method thereof, and display apparatus
US11881164B2 (en) Pixel circuit and driving method thereof, and display panel
EP3649635B1 (en) Oled pixel circuit, and driving method thereof, and display apparatus
US9564082B2 (en) Array substrate, display device and driving method thereof
CN109859692B (en) Display driving circuit and driving method thereof, display panel and display device
US10783831B2 (en) Pixel circuit, display panel, display device, and method of driving pixel circuit
US11348517B2 (en) Pixel circuit, driving method thereof and display device
CN110021273B (en) Pixel circuit, driving method thereof and display panel
US20150062192A1 (en) Organic light emitting display device
US20110164010A1 (en) Display apparatus, light detection method and electronic apparatus
US11270638B2 (en) Display compensation circuit and method for controlling the same, and display apparatus
US20210366383A1 (en) Pixel circuit and driving method thereof, and display device
US20130222440A1 (en) Pixel circuit and driving method thereof
WO2018201732A1 (en) Drive method for pixel circuit
WO2020181515A1 (en) Pixel circuit and driving method therefor, and display device
US10665163B2 (en) Pixel circuit, driving method thereof, array substrate and display device
US11393394B2 (en) Compensation method and compensation apparatus for organic light-emitting display and display device
KR20160030007A (en) Organic Light Emitting Display For Sensing Electrical Characteristics Of Driving Element
KR20210031582A (en) Display apparatus
CN111785197A (en) Current detection device and display device
US9922599B2 (en) Devices and methods for applying data voltage signal, display panels and display devices
KR20210058232A (en) Display device
US11361717B2 (en) Sensing circuit, data driver integrated circuit, display device and driving method thereof
US10818238B2 (en) Voltage sampling circuit, method, and display apparatus

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, YICHENG;XU, PAN;YAN, GUANG;AND OTHERS;REEL/FRAME:049226/0345

Effective date: 20190319

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4