TWM606400U - Light-emitting diode driving apparatus and light-emitting diode driver - Google Patents

Light-emitting diode driving apparatus and light-emitting diode driver Download PDF

Info

Publication number
TWM606400U
TWM606400U TW109210442U TW109210442U TWM606400U TW M606400 U TWM606400 U TW M606400U TW 109210442 U TW109210442 U TW 109210442U TW 109210442 U TW109210442 U TW 109210442U TW M606400 U TWM606400 U TW M606400U
Authority
TW
Taiwan
Prior art keywords
signal
emitting diode
data packet
differential signal
light
Prior art date
Application number
TW109210442U
Other languages
Chinese (zh)
Inventor
葉哲維
梁可駿
王裕翔
方柏翔
黃如琳
Original Assignee
聯詠科技股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 聯詠科技股份有限公司 filed Critical 聯詠科技股份有限公司
Publication of TWM606400U publication Critical patent/TWM606400U/en

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/10Controlling the intensity of the light
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/30Driver circuits
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B20/00Energy efficient lighting technologies, e.g. halogen lamps or gas discharge lamps
    • Y02B20/40Control techniques providing energy savings, e.g. smart controller or presence detection

Abstract

A LED driving apparatus with differential signal interfaces is introduced, including: N-stages LED drivers, wherein the first stage LED driver receives a first data packet differential signal and a first clock differential signal and outputs a second data packet differential signal and a second clock differential signal, the Mth stage LED driver receives a Mth data packet differential signal and a Mth clock differential signal and outputs a (M+1)th data packet differential signal and a (M+1)th clock differential signal.

Description

發光二極體驅動裝置與發光二極體驅動器Light-emitting diode driving device and light-emitting diode driver

本新型創作提供一種發光二極體(light-emitting diode,LED)驅動裝置。This new creation provides a light-emitting diode (LED) driving device.

在LED顯示系統中通常使用級聯的LED驅動器傳輸介面。在級聯的LED驅動器傳輸介面中,由於時脈信號及資料信號是單端信號,因此時脈信號及資料信號的傳送速率會因時脈信號及資料信號的電壓擺動範圍、時脈信號線的寄生電容及環境雜訊而受到限制。另外,級聯的LED驅動器中的每一LED驅動器中的時脈信號與資料信號之間的偏差(skew)可能導致另一問題且進一步限制資料信號及時脈信號的傳送速率。A cascaded LED driver transmission interface is usually used in LED display systems. In the cascaded LED driver transmission interface, since the clock signal and data signal are single-ended signals, the transfer rate of the clock signal and data signal will vary depending on the voltage swing range of the clock signal and data signal, and the difference in the clock signal line. Parasitic capacitance and environmental noise are limited. In addition, the skew between the clock signal and the data signal in each LED driver in the cascaded LED driver may cause another problem and further limit the transmission rate of the data signal and the clock signal.

近來,隨著對高解析度及更好性能的LED顯示系統的需求的增長,需要一種更具創造性的技術對級聯的LED驅動器的資料信號與時脈信號進行偏差消除來提高資料信號及時脈信號的傳送速率。Recently, as the demand for high-resolution and better performance LED display systems grows, a more creative technology is needed to eliminate the deviation between the data signal and the clock signal of the cascaded LED driver to improve the data signal and the clock signal. The transmission rate of the signal.

本文中的任何內容均不應被視為承認本新型創作的任何部分為現有技術中的知識。Nothing in this article should be regarded as an admission that any part of the creation of the new model is knowledge in the prior art.

本新型創作介紹一種LED驅動裝置,所述LED驅動裝置具有差動信號介面且對級聯的LED驅動器的資料信號與時脈信號進行偏差消除。另外,LED驅動裝置通過在級聯的LED驅動器中不使用先進先出(first-in first-out,FIFO)記憶體的情況下依序對級聯的LED驅動器進行使能來降低功耗及晶片面積。This new creation introduces an LED driving device which has a differential signal interface and eliminates the deviation between the data signal and the clock signal of the cascaded LED driver. In addition, the LED driving device reduces power consumption and chips by sequentially enabling the cascaded LED drivers without using first-in first-out (FIFO) memory in the cascaded LED drivers. area.

在本新型創作的實施例中,LED驅動裝置包括:控制器,輸出第一資料包差動信號及第一時脈差動信號;N級LED驅動器,其中所述N級LED驅動器中的第一級LED驅動器接收所述第一資料包差動信號及所述第一時脈差動信號並輸出第二資料包差動信號及第二時脈差動信號,所述N級LED驅動器中的第M級LED驅動器接收第M資料包差動信號及第M時脈差動信號並輸出第(M+1)資料包差動信號及第(M+1)時脈差動信號。In an embodiment of the present invention, the LED driving device includes: a controller that outputs a first data packet differential signal and a first clock differential signal; an N-level LED driver, wherein the first of the N-level LED drivers The first-class LED driver receives the first data packet differential signal and the first clock differential signal and outputs a second data packet differential signal and a second clock differential signal. In the N-class LED driver, the first The M-level LED driver receives the M-th data packet differential signal and the M-th clock differential signal and outputs the (M+1)th data packet differential signal and the (M+1)-th clock differential signal.

在本新型創作的實施例中,LED驅動器包括:差動輸入(DI)資料包信號接收器,接收一資料包差動信號;差動輸入時脈信號接收器,接收一時脈差動信號;差動輸出資料包信號發射器,輸出下一級資料包差動信號;差動輸出時脈信號發射器,輸出下一級時脈差動信號;以及時序控制電路,根據所述資料包差動信號及所述時脈差動信號控制所述下一級資料包差動信號與所述下一級時脈差動信號的輸出時序。In an embodiment of the present invention, the LED driver includes: a differential input (DI) data packet signal receiver, which receives a data packet differential signal; a differential input clock signal receiver, which receives a clock differential signal; Automatic output data packet signal transmitter, output the next-level data packet differential signal; differential output clock signal transmitter, output the next-level clock differential signal; and timing control circuit, according to the data packet differential signal and the The clock differential signal controls the output timing of the next-stage data packet differential signal and the next-stage clock differential signal.

總而言之,在本新型創作提供的LED驅動裝置中,通過在級聯的LED驅動器中不使用FIFO記憶體的情況下依序對級聯的LED驅動器進行使能,晶片面積及功耗成本會得到降低,且通過使用差動信號介面以及對級聯的LED驅動器的資料信號與時脈信號進行偏差消除,資料信號及時脈信號的傳送速率會得到提高。All in all, in the LED drive device provided by the present invention, by enabling the cascaded LED drivers in sequence without using FIFO memory in the cascaded LED drivers, the chip area and power consumption cost will be reduced And by using a differential signal interface and eliminating the deviation between the data signal and the clock signal of the cascaded LED driver, the transmission rate of the data signal and the clock signal will be improved.

為使前述內容更容易理解,以下詳細闡述隨附有圖式的若干實施例。In order to make the foregoing content easier to understand, several embodiments accompanied with drawings are described in detail below.

在下文中參照圖式對本新型創作的實施例進行闡述。In the following, the embodiments of the new creation are described with reference to the drawings.

圖1是根據本新型創作實施例的LED驅動裝置100的示意圖。LED驅動裝置100包括多個LED驅動器101、控制器102及多個LED103。所述多個LED驅動器101包括從LED驅動器1到LED驅動器N的級聯的N級LED驅動器,且N是正整數。控制器102將包括第一資料包差動信號的資料信號DATA及包括第一時脈差動信號的時脈信號SCLK輸出到第一級LED驅動器1,第一級LED驅動器1接收第一資料包差動信號及第一時脈差動信號並將第二資料包差動信號及第二時脈差動信號輸出到第二級LED驅動器2,且第M級LED驅動器M接收第M資料包差動信號及第M時脈差動信號並輸出第(M+1)資料包差動信號及第(M+1)時脈差動信號,且M及N是正整數,M等於或小於N。第M資料包差動信號的頻率是第M時脈差動信號的頻率的K倍,且K是實數。FIG. 1 is a schematic diagram of an LED driving device 100 according to an embodiment of the invention. The LED driving device 100 includes a plurality of LED drivers 101, a controller 102 and a plurality of LEDs 103. The plurality of LED drivers 101 includes cascaded N-level LED drivers from LED driver 1 to LED driver N, and N is a positive integer. The controller 102 outputs the data signal DATA including the first data packet differential signal and the clock signal SCLK including the first clock differential signal to the first-stage LED driver 1, and the first-stage LED driver 1 receives the first data packet The differential signal and the first clock differential signal and the second data packet differential signal and the second clock differential signal are output to the second stage LED driver 2, and the Mth stage LED driver M receives the Mth data packet difference And output the (M+1)th data packet differential signal and the (M+1)th clock differential signal, and M and N are positive integers, and M is equal to or less than N. The frequency of the M-th data packet differential signal is K times the frequency of the M-th clock differential signal, and K is a real number.

圖2A是根據本新型創作實施例的LED驅動裝置100中的LED驅動器101a的示意圖。如圖1及圖2A中所示,第M級LED驅動器M包括差動輸入(differential-input,DI)接收器(RX)202、時序控制電路203及DO(differential-output)發射器(TX)201。LED驅動器M中的DI RX 202接收第M資料包差動信號及第M時脈差動信號,其中DI RX 202的輸出耦合到時序控制電路203的輸入,且DO TX 201的輸入耦合到時序控制電路203的輸出。LED驅動器M將第(M+1)資料包差動信號及第(M+1)時脈差動信號傳輸到LED驅動器(M+1)。時序控制電路203根據第M資料包差動信號及第M時脈差動信號控制第(M+1)資料包差動信號與第(M+1)時脈差動信號的輸出時序。圖2B是根據本新型創作另一實施例的LED驅動裝置100中的LED驅動器101b的示意圖。如圖1及圖2B中所示,LED驅動器101b包括但不限於兩個LED驅動器101a(LED驅動器1 101a_1及LED驅動器2 101a_2)。LED驅動器1 101a_1的資料輸入端子接收第一資料包差動信號,LED驅動器1 101a_1及LED驅動器2 101a_2的時脈輸入端子接收第一時脈差動信號,LED驅動器1 101a_1的資料輸出端子輸出第二資料包差動信號,LED驅動器2 101a_2的資料輸入端子接收第二資料包差動信號,LED驅動器2 101a_2的資料輸出端子輸出第三資料包差動信號,LED驅動器2 101a_2的時脈輸出端子輸出第三時脈差動信號。圖2C是根據本新型創作另一實施例的LED驅動裝置100中的LED驅動器101c的示意圖。如圖1及圖2C中所示,LED驅動器101c包括但不限於兩個LED驅動器101a(LED驅動器1 101a_1及LED驅動器2 101a_2)。LED驅動器1 101a_1及LED驅動器2 101a_2的資料輸入端子接收第一資料包差動信號,LED驅動器1 101a_1的時脈輸入端子及LED驅動器2 101a_2的時脈輸入端子接收第一時脈差動信號,LED驅動器2 101a_2的資料輸出端子輸出第三資料包差動信號,LED驅動器2 101a_2的時脈輸出端子輸出第三時脈差動信號。FIG. 2A is a schematic diagram of the LED driver 101a in the LED driving device 100 according to an embodiment of the invention. As shown in Figure 1 and Figure 2A, the M-th LED driver M includes a differential-input (DI) receiver (RX) 202, a timing control circuit 203, and a DO (differential-output) transmitter (TX) 201. The DI RX 202 in the LED driver M receives the M-th data packet differential signal and the M-th clock differential signal, wherein the output of DI RX 202 is coupled to the input of the timing control circuit 203, and the input of DO TX 201 is coupled to the timing control The output of the circuit 203. The LED driver M transmits the (M+1)th data packet differential signal and the (M+1)th clock differential signal to the LED driver (M+1). The timing control circuit 203 controls the output timing of the (M+1)th data packet differential signal and the (M+1)th clock differential signal according to the Mth data packet differential signal and the Mth clock differential signal. FIG. 2B is a schematic diagram of the LED driver 101b in the LED driving device 100 according to another embodiment of the present invention. As shown in FIGS. 1 and 2B, the LED driver 101b includes but is not limited to two LED drivers 101a (LED driver 1 101a_1 and LED driver 2 101a_2). The data input terminal of the LED driver 1 101a_1 receives the first data packet differential signal, the clock input terminal of the LED driver 1 101a_1 and the LED driver 2 101a_2 receives the first clock differential signal, and the data output terminal of the LED driver 1 101a_1 outputs the first differential signal. Second data packet differential signal, the data input terminal of LED driver 2 101a_2 receives the second data packet differential signal, the data output terminal of LED driver 2 101a_2 outputs the third data packet differential signal, and the clock output terminal of LED driver 2 101a_2 The third clock differential signal is output. FIG. 2C is a schematic diagram of the LED driver 101c in the LED driving device 100 according to another embodiment of the present invention. As shown in FIGS. 1 and 2C, the LED driver 101c includes but is not limited to two LED drivers 101a (LED driver 1 101a_1 and LED driver 2 101a_2). The data input terminals of LED driver 1 101a_1 and LED driver 2 101a_2 receive the first data packet differential signal, the clock input terminal of LED driver 1 101a_1 and the clock input terminal of LED driver 2 101a_2 receive the first clock differential signal, The data output terminal of the LED driver 2 101a_2 outputs the third data packet differential signal, and the clock output terminal of the LED driver 2 101a_2 outputs the third clock differential signal.

如圖2A中所示,時序控制電路203包括:偏差消除電路,具有與DI RX 202的第一輸出耦合的輸入;延遲鎖定環(delay-locked loop)DLL電路,具有與DI RX 202的第二輸出及DO TX 201的第二輸入耦合的輸入;第一暫存器DFF1,具有與偏差消除電路的輸出耦合的第一輸入及與DI RX 202的第二輸出耦合的第二輸入;以及第二暫存器DFF2,具有與第一暫存器DFF1的輸出耦合的第一輸入及與DLL電路的輸出耦合的第二輸入以及與DO TX 201的第一輸入耦合的輸出。As shown in FIG. 2A, the timing control circuit 203 includes: a deviation cancellation circuit with an input coupled to the first output of the DI RX 202; a delay-locked loop DLL circuit with a second output of the DI RX 202 Output and input coupled to the second input of DO TX 201; a first register DFF1 having a first input coupled to the output of the deviation cancellation circuit and a second input coupled to the second output of DI RX 202; and a second The register DFF2 has a first input coupled with the output of the first register DFF1, a second input coupled with the output of the DLL circuit, and an output coupled with the first input of the DO TX 201.

圖3是根據本新型創作另一實施例的LED驅動裝置100中的第M級LED驅動器M的DO TX 201a及DI RX 202a的示意圖。第M級LED驅動器M的DI RX 202a包括:電流鏡電路,包括電流源I b、N型金屬氧化物半導體(N-type metal oxide semiconductor,NMOS)電晶體Mbn2a及NMOS電晶體Mbn2b,提供第一偏置電流I DC;一對源極耦合電晶體,包括NMOS電晶體Mn3a及NMOS電晶體Mn3b,耦合到電流鏡電路,且通過差動輸入IN+及IN-接收第M資料包差動信號及第M時脈差動信號並從差動輸出OUT+及OUT-進行輸出;負載電路,耦合到所述一對源極耦合電晶體且調節差動輸出OUT+及OUT-的電壓信號擺動範圍,其中DI RX 202a亦可為單端輸出。 3 is a schematic diagram of the DO TX 201a and DI RX 202a of the M-th LED driver M in the LED driving device 100 according to another embodiment of the present invention. The DI RX 202a of the M-th LED driver M includes: a current mirror circuit, including a current source Ib , an N-type metal oxide semiconductor (NMOS) transistor Mbn2a, and an NMOS transistor Mbn2b, providing a first Bias current I DC ; a pair of source coupled transistors, including NMOS transistors Mn3a and NMOS transistors Mn3b, are coupled to the current mirror circuit, and receive the M-th data packet differential signal and the first through differential inputs IN+ and IN- M clock differential signals are output from differential outputs OUT+ and OUT-; a load circuit is coupled to the pair of source coupled transistors and adjusts the voltage signal swing range of differential outputs OUT+ and OUT-, where DI RX 202a can also be a single-ended output.

第M級LED驅動器M的DO TX 201a包括:誤差放大器,根據共模電壓VCM信號輸出第一誤差電壓信號AV b1及第二誤差電壓信號AV b2;偏置電流控制電路,包括NMOS電晶體Mbn1及P型金屬氧化物半導體(P-type metal oxide semiconductor,PMOS)電晶體Mbp1,根據第一誤差電壓信號AV b1及第二誤差電壓信號AV b2提供第二偏置電流;以及DIDO反相器,包括NMOS電晶體Mn1、Mn2及PMOS電晶體Mp1、Mp2,DIDO反相器具有與DI RX 202a耦合的差動輸入IN+及IN-且從差動輸出OUT+及OUT-輸出第(M+1)資料包差動信號及第(M+1)時脈差動信號。電阻器R 1用於感測第(M+1)資料包差動信號及第(M+1)時脈差動信號的共模電壓,並將感測到的共模電壓回饋到誤差放大器的非反相輸入。電阻器2R 0用於將第M級LED驅動器M的DO TX 201a的輸出阻抗與第(M+1)級LED驅動器(M+1)的DI RX 202a的輸入阻抗進行匹配,其中DO TX 201a亦可為單端輸入。 The DO TX 201a of the M-th LED driver M includes: an error amplifier, which outputs a first error voltage signal AV b1 and a second error voltage signal AV b2 according to the common mode voltage VCM signal; a bias current control circuit, including an NMOS transistor Mbn1 and A P-type metal oxide semiconductor (PMOS) transistor Mbp1 provides a second bias current according to the first error voltage signal AV b1 and the second error voltage signal AV b2 ; and a DIDO inverter, including NMOS transistors Mn1, Mn2 and PMOS transistors Mp1, Mp2, DIDO inverters have differential inputs IN+ and IN- coupled with DI RX 202a and output the (M+1) data packet from the differential outputs OUT+ and OUT- Differential signal and (M+1)th clock differential signal. The resistor R 1 is used to sense the common mode voltage of the (M+1)th data packet differential signal and the (M+1)th clock differential signal, and feed the sensed common mode voltage back to the error amplifier Non-inverting input. The resistor 2R 0 is used to match the output impedance of the DO TX 201a of the M-th LED driver M with the input impedance of the DI RX 202a of the (M+1)-th LED driver (M+1), where DO TX 201a is also Can be single-ended input.

圖4是根據本新型創作另一實施例的LED驅動裝置100中的第M級LED驅動器M中的DO TX 201a與第(M+1)級LED驅動器(M+1)中的DI RX 202a之間的差動信號傳輸的示意圖。DATA_OUT+及DATA_OUT-(即,第(M+1)資料包差動信號)用作LED驅動裝置100中的第M級LED驅動器M與第(M+1)級LED驅動器(M+1)之間的資料信號傳輸的實例,但並不僅限於此。第M級LED驅動器M通過將共模電壓VCM信號設定成DO TX 201a的誤差放大器的反相輸入的輸入信號來設定第(M+1)資料包差動信號的共模電壓。如圖4中所示,第M級LED驅動器M將第(M+1)資料包差動信號的共模電壓從VCM2設定到VCM1及從VCM1設定到VCM2。FIG. 4 is a diagram showing the relationship between DO TX 201a in the M-th LED driver M and DI RX 202a in the (M+1)-th LED driver (M+1) in the LED driving device 100 according to another embodiment of the invention. Schematic diagram of differential signal transmission between. DATA_OUT+ and DATA_OUT- (that is, the (M+1)th data packet differential signal) are used between the Mth LED driver M and the (M+1)th LED driver (M+1) in the LED driving device 100 Examples of data signal transmission, but not limited to this. The M-th LED driver M sets the common-mode voltage of the (M+1)th packet differential signal by setting the common-mode voltage VCM signal to the input signal of the inverting input of the error amplifier of DO TX 201a. As shown in FIG. 4, the M-th LED driver M sets the common mode voltage of the (M+1)th data packet differential signal from VCM2 to VCM1 and from VCM1 to VCM2.

第(M+1)級LED驅動器(M+1)中的DI RX 202a接收第(M+1)資料包差動信號,且VCM檢測器202b檢測第(M+1)資料包差動信號的共模電壓位準。VCM檢測器202b包括將第(M+1)資料包差動信號的共模電壓位準與參考電壓位準VREF進行比較的比較器,且當第(M+1)資料包差動信號的共模電壓位準大於參考電壓位準VREF時對DI RX 202a進行使能。The DI RX 202a in the (M+1)th LED driver (M+1) receives the (M+1)th data packet differential signal, and the VCM detector 202b detects the (M+1)th data packet differential signal Common mode voltage level. The VCM detector 202b includes a comparator that compares the common mode voltage level of the differential signal of the (M+1)th data packet with the reference voltage level VREF, and when the common mode voltage level of the differential signal of the (M+1)th data packet is DI RX 202a is enabled when the mode voltage level is greater than the reference voltage level VREF.

圖5是根據本新型創作實施例的LED驅動裝置100中的LED驅動器1到N的共模電壓VCM信號以及時脈信號SCLK及資料信號DATA的信號流程。如圖1及圖5中所示,控制器102將第一資料包差動信號(資料包1)輸出到第一級LED驅動器1,在第一級LED驅動器1接收到資料包1之後,第一級LED驅動器1將第一級LED驅動器1的共模電壓VCM信號從VCM1設定到VCM2,且在第一級LED驅動器1將第一級LED驅動器1的共模電壓VCM信號從VCM1設定到VCM2之後,第一級LED驅動器1將第二資料包差動信號(資料包2)輸出到第二級LED驅動器2。在第二級LED驅動器2接收到資料包2之後,第二級LED驅動器2將第二級LED驅動器2的共模電壓VCM信號從VCM1設定到VCM2,依此類推。FIG. 5 is a signal flow of the common mode voltage VCM signal, the clock signal SCLK and the data signal DATA of the LED drivers 1 to N in the LED driving device 100 according to an embodiment of the invention. As shown in Figures 1 and 5, the controller 102 outputs the first data packet differential signal (data packet 1) to the first-level LED driver 1. After the first-level LED driver 1 receives the data packet 1, the first The first-level LED driver 1 sets the common-mode voltage VCM signal of the first-level LED driver 1 from VCM1 to VCM2, and the first-level LED driver 1 sets the common-mode voltage VCM signal of the first-level LED driver 1 from VCM1 to VCM2 After that, the first-level LED driver 1 outputs the second data packet differential signal (data packet 2) to the second-level LED driver 2. After the second-level LED driver 2 receives the data packet 2, the second-level LED driver 2 sets the common mode voltage VCM signal of the second-level LED driver 2 from VCM1 to VCM2, and so on.

圖6是根據本新型創作另一實施例的LED驅動裝置100中的LED驅動器1到N的共模電壓VCM信號以及時脈信號SCLK及資料信號DATA的信號流程。如圖1及圖6中所示,控制器102從第一級LED驅動器1回讀第一資料包差動信號(資料包1),在控制器102回讀資料包1之後,第一級LED驅動器1將第一級LED驅動器1的共模電壓VCM信號從VCM2設定到VCM1,且在第一級LED驅動器1將第一級LED驅動器1的共模電壓VCM信號從VCM2設定到VCM1之後,控制器102從第二級LED驅動器2回讀第二資料包差動信號(資料包2)。在控制器102回讀資料包2之後,第二級LED驅動器2將第二級LED驅動器2的共模電壓VCM信號從VCM2設定到VCM1,依此類推。6 is a signal flow of the common mode voltage VCM signal, the clock signal SCLK and the data signal DATA of the LED drivers 1 to N in the LED driver 100 according to another embodiment of the invention. As shown in Figures 1 and 6, the controller 102 reads back the differential signal of the first data packet (data packet 1) from the first-level LED driver 1. After the controller 102 reads back the data packet 1, the first-level LED Driver 1 sets the common mode voltage VCM signal of the first-stage LED driver 1 from VCM2 to VCM1, and after the first-stage LED driver 1 sets the common-mode voltage VCM signal of the first-stage LED driver 1 from VCM2 to VCM1, control The device 102 reads back the second data packet differential signal (data packet 2) from the second-level LED driver 2. After the controller 102 reads back the data packet 2, the second-level LED driver 2 sets the common mode voltage VCM signal of the second-level LED driver 2 from VCM2 to VCM1, and so on.

圖7是根據本新型創作另一實施例的LED驅動裝置300的示意圖。與圖1中所示的LED驅動裝置100相比,LED驅動器301還包括DEIN輸入及DEOUT輸出,且信號DEM是第M級LED驅動器M的使能信號。如圖7中所示,第M級LED驅動器M接收使能信號DEM並輸出使能信號DE(M+1)以對第(M+1)級LED驅動器(M+1)進行使能。FIG. 7 is a schematic diagram of an LED driving device 300 according to another embodiment of the present invention. Compared with the LED driving device 100 shown in FIG. 1, the LED driver 301 further includes a DEIN input and a DEOUT output, and the signal DEM is an enable signal of the M-th LED driver M. As shown in FIG. 7, the M-th LED driver M receives the enable signal DEM and outputs the enable signal DE(M+1) to enable the (M+1)-th LED driver (M+1).

圖8是根據本新型創作實施例的LED驅動裝置300中的LED驅動器301的使能信號DE以及時脈信號SCLK及資料信號DATA的信號流程。如圖7及圖8中所示,在開始時使能信號DE1對第一級LED驅動器1進行使能,且控制器102將第一資料包差動信號(資料包1)輸出到第一級LED驅動器1,在第一級LED驅動器1接收到資料包1之後,第一級LED驅動器1對第二級LED驅動器2進行使能,且在第一級LED驅動器1對第二級LED驅動器2進行使能之後,第一級LED驅動器1將第二資料包差動信號(資料包2)輸出到第二級LED驅動器2。在第二級LED驅動器2接收到資料包2之後,第二級LED驅動器2對第三級LED驅動器3進行使能,依此類推。FIG. 8 is a signal flow of the enable signal DE, the clock signal SCLK, and the data signal DATA of the LED driver 301 in the LED driving device 300 according to the creative embodiment of the present invention. As shown in Figures 7 and 8, at the beginning, the enable signal DE1 enables the first-stage LED driver 1, and the controller 102 outputs the first data packet differential signal (data packet 1) to the first stage LED driver 1, after the first-level LED driver 1 receives the data packet 1, the first-level LED driver 1 enables the second-level LED driver 2, and the first-level LED driver 1 pairs the second-level LED driver 2 After enabling, the first-level LED driver 1 outputs the second data packet differential signal (data packet 2) to the second-level LED driver 2. After the second-level LED driver 2 receives the data packet 2, the second-level LED driver 2 enables the third-level LED driver 3, and so on.

在本新型創作的另一實施例中,如圖7及圖8中所示,在開始時使能信號DE1對第一級LED驅動器1進行使能,且控制器102從第一級LED驅動器1回讀第一資料包差動信號(資料包1),在控制器102從第一級LED驅動器1回讀資料包1之後,第一級LED驅動器1對第二級LED驅動器2進行使能,且在第一級LED驅動器1對第二級LED驅動器2進行使能之後,控制器102從第二級LED驅動器2回讀第二資料包差動信號(資料包2)。在控制器102從第二級LED驅動器2回讀資料包2之後,第二級LED驅動器2對第三級LED驅動器3進行使能,依此類推。In another embodiment of the present invention, as shown in FIG. 7 and FIG. 8, at the beginning, the enable signal DE1 enables the first-level LED driver 1, and the controller 102 starts from the first-level LED driver 1. Read back the differential signal of the first data packet (data packet 1). After the controller 102 reads back the data packet 1 from the first-level LED driver 1, the first-level LED driver 1 enables the second-level LED driver 2. And after the first-level LED driver 1 enables the second-level LED driver 2, the controller 102 reads back the second data packet differential signal (data packet 2) from the second-level LED driver 2. After the controller 102 reads back the data packet 2 from the second-level LED driver 2, the second-level LED driver 2 enables the third-level LED driver 3, and so on.

圖9是根據本新型創作實施例的依序對LED驅動裝置300中的LED驅動器進行使能的流程圖。在步驟S901中,第M級LED驅動器M接收第M資料包差動信號。在步驟S902中,在接收到第M資料包差動信號之後,第M級LED驅動器M對第(M+1)級LED驅動器(M+1)進行使能。在步驟S903中,在對第(M+1)級LED驅動器(M+1)進行使能之後,第M級LED驅動器M輸出第(M+1)資料包差動信號。FIG. 9 is a flowchart of sequentially enabling the LED drivers in the LED driving device 300 according to an embodiment of the invention. In step S901, the M-th LED driver M receives the M-th packet differential signal. In step S902, after receiving the M-th data packet differential signal, the M-th LED driver M enables the (M+1)-th LED driver (M+1). In step S903, after the (M+1)th stage LED driver (M+1) is enabled, the Mth stage LED driver M outputs the (M+1)th packet differential signal.

圖10是根據本新型創作實施例的依序對LED驅動裝置100中的LED驅動器的TX VCM信號進行設定的流程圖。在步驟S1001中,第M級LED驅動器M接收第M資料包差動信號。在步驟S1002中,在接收到第M資料包差動信號之後,第M級LED驅動器M將第M級LED驅動器M的發射器共模電壓VCM從VCM1設定到VCM2。在步驟S1003中,在將第M級LED驅動器M的發射器共模電壓VCM從VCM1設定到VCM2之後,第M級LED驅動器M輸出第(M+1)資料包差動信號。10 is a flowchart of sequentially setting the TX VCM signal of the LED driver in the LED driving device 100 according to an embodiment of the invention. In step S1001, the M-th LED driver M receives the M-th packet differential signal. In step S1002, after receiving the M-th data packet differential signal, the M-th LED driver M sets the emitter common mode voltage VCM of the M-th LED driver M from VCM1 to VCM2. In step S1003, after setting the emitter common mode voltage VCM of the M-th LED driver M from VCM1 to VCM2, the M-th LED driver M outputs the (M+1)th packet differential signal.

圖11是根據本新型創作另一實施例的依序對LED驅動裝置300中的LED驅動器進行使能的流程圖。在步驟S1101中,控制器102從第M級LED驅動器M回讀第M資料包差動信號。在步驟S1102中,在將第M資料包差動信號回讀到控制器102之後,第M級LED驅動器M對第(M+1)級LED驅動器(M+1)進行使能。FIG. 11 is a flowchart of sequentially enabling the LED drivers in the LED driving device 300 according to another embodiment of the present invention. In step S1101, the controller 102 reads back the M-th data packet differential signal from the M-th LED driver M. In step S1102, after the M-th data packet differential signal is read back to the controller 102, the M-th LED driver M enables the (M+1)-th LED driver (M+1).

圖12是根據本新型創作另一實施例的依序對LED驅動裝置100中的LED驅動器的TX VCM信號進行設定的流程圖。在步驟S1201中,控制器102從第M級LED驅動器M回讀第M資料包差動信號。在步驟S1202中,在將第M資料包差動信號回讀到控制器102之後,第M級LED驅動器M將第M級LED驅動器M的發射器共模電壓VCM從VCM2設定到VCM1。12 is a flowchart of sequentially setting the TX VCM signal of the LED driver in the LED driving device 100 according to another embodiment of the present invention. In step S1201, the controller 102 reads back the M-th data packet differential signal from the M-th LED driver M. In step S1202, after the M-th data packet differential signal is read back to the controller 102, the M-th LED driver M sets the emitter common mode voltage VCM of the M-th LED driver M from VCM2 to VCM1.

圖13是根據本新型創作另一實施例的LED驅動裝置100中的LED驅動器101d的示意圖。第M級LED驅動器M還可包括除頻器1301、紅-綠-藍(Red-Green-Blue,RGB)脈衝寬度調變(pulse width modulation,PWM)引擎及增益可調電流源。第M級LED驅動器M接收第M時脈差動信號(即,SCKIN)且使用除頻器1301對第M時脈差動信號的頻率進行除頻,以輸出信號GCLK。信號GCLK(即,格雷碼時脈(gray code clock))可以是單端信號或差動信號,驅動RGB PWM引擎產生與不同RGB資料信號對應的不同脈衝寬度信號,以控制所述多個LED 103的灰階值。FIG. 13 is a schematic diagram of the LED driver 101d in the LED driving device 100 according to another embodiment of the present invention. The M-th LED driver M may also include a frequency divider 1301, a red-green-blue (Red-Green-Blue, RGB) pulse width modulation (PWM) engine and an adjustable gain current source. The M-th LED driver M receives the M-th clock differential signal (ie, SCKIN) and uses the frequency divider 1301 to divide the frequency of the M-th clock differential signal to output a signal GCLK. The signal GCLK (ie, gray code clock) can be a single-ended signal or a differential signal, and drives the RGB PWM engine to generate different pulse width signals corresponding to different RGB data signals to control the plurality of LEDs 103 The grayscale value.

圖14是根據本新型創作另一實施例的除頻器1301的示意圖。除頻器1301的除頻數可為被表示為N1/N2的有理數,N1及N2是兩個正整數。舉例來說,除頻器1301可包括數目為P(即,P是等於或大於1的整數)的級聯的DFF(即,D型觸發器(D-type flip flop)),以使用除頻數2 P執行除頻操作。圖14示出三個級聯的DFF(即,DFF1、DFF2及DFF3)的實例。DFF1的輸出Q耦合到DFF1的輸入DB,且DFF1的輸出QB耦合到DFF1的輸入D。DFF2及DFF3被配置成與DFF1相同。級聯的DFF中的每一者使用除頻數2執行除頻操作,且由除頻器1301提供的總除頻數是2 3(即,信號GCLK(GCLK、GCLKB是差動對)的頻率是信號DCLK(DCLK、DCLKB是差動對)的頻率的1/8)。 FIG. 14 is a schematic diagram of a frequency divider 1301 according to another embodiment of the new creation. The dividing frequency of the frequency divider 1301 can be a rational number expressed as N1/N2, and N1 and N2 are two positive integers. For example, the frequency divider 1301 may include a number of P (ie, P is an integer equal to or greater than 1) cascaded DFF (ie, D-type flip flop) to use the frequency divider 2 P performs frequency division operation. FIG. 14 shows an example of three cascaded DFFs (ie, DFF1, DFF2, and DFF3). The output Q of DFF1 is coupled to the input DB of DFF1, and the output QB of DFF1 is coupled to the input D of DFF1. DFF2 and DFF3 are configured the same as DFF1. Each of the cascaded DFFs uses the frequency divider 2 to perform the frequency division operation, and the total frequency divider provided by the frequency divider 1301 is 2 3 (ie, the frequency of the signal GCLK (GCLK, GCLKB is a differential pair) is the signal 1/8 of the frequency of DCLK (DCLK and DCLKB are differential pairs).

根據以上實施例,LED驅動裝置100及300通過在級聯的LED驅動器中不使用FIFO記憶體的情況下依序對級聯的LED驅動器進行使能來降低晶片面積及功耗成本,且通過使用差動信號介面以及對級聯的LED驅動器的資料信號與時脈信號進行偏差消除來提高資料信號及時脈信號的傳送速率。According to the above embodiments, the LED driving devices 100 and 300 reduce the chip area and power consumption cost by sequentially enabling the cascaded LED drivers without using FIFO memory in the cascaded LED drivers. The differential signal interface and the elimination of the deviation between the data signal and the clock signal of the cascaded LED driver improve the transmission rate of the data signal and the clock signal.

對本新型創作的優選實施方式進行了詳述,但本新型創作不限定於特定的實施方式,可在新型申請專利範圍所記載的新型的主旨的範圍內進行各種變形、變更。The preferred embodiment of the present invention is described in detail, but the present invention is not limited to the specific embodiment, and various modifications and changes can be made within the scope of the spirit of the new described in the scope of the new patent application.

100、300:LED驅動裝置 101、101a、101b、101c、101d、101a_1、101a_2、301:LED驅動器 102:控制器 103:發光二極體 201、201a:發射器 202、202a:接收器 202b:共模電壓檢測器 203:時序控制電路 1301:除頻器 DATA:資料 SCLK:時脈信號 CLK:時脈信號 RX:接收器 TX:發射器 DFF、DFF1、DFF2、DFF3:D型觸發器/暫存器 DI、DO:差動輸入、差動輸出 VCM、VCM1、VCM2:共模電壓 S901~S903、S1001~S1003、S1101~S1103、S1201~S1202:步驟 R 0、R 1:電阻器 Mp1、Mp2、Mbp1:PMOS電晶體 Mn1、Mn2、Mbn1、Mbn2a、Mbn2b、Mn3a、Mn3b:NMOS電晶體 I b:電流源 I DC:第一偏置電流 AV b1:第一誤差電壓信號 AV b2:第二誤差電壓信號 VDD:電源電壓 DATA_OUT+、DATA_OUT-:資料包差動信號 VREF:參考電壓位準 DE:使能信號 D、DB:輸入 DCLK、GCLK:信號 SCKIN:第M時脈差動信號 Q、QB:輸入100, 300: LED driver 101, 101a, 101b, 101c, 101d, 101a_1, 101a_2, 301: LED driver 102: controller 103: light-emitting diode 201, 201a: transmitter 202, 202a: receiver 202b: total Modulus voltage detector 203: timing control circuit 1301: frequency divider DATA: data SCLK: clock signal CLK: clock signal RX: receiver TX: transmitter DFF, DFF1, DFF2, DFF3: D-type flip-flop/temporary storage DI, DO: differential input, differential output VCM, VCM1, VCM2: common mode voltage S901~S903, S1001~S1003, S1101~S1103, S1201~S1202: step R 0 , R 1 : resistor Mp1, Mp2 Mbp1: PMOS transistors Mn1, Mn2, Mbn1, Mbn2a, Mbn2b, Mn3a, Mn3b: NMOS transistor I b : current source I DC : first bias current AV b1 : first error voltage signal AV b2 : second error voltage Signal VDD: power supply voltage DATA_OUT+, DATA_OUT-: data package differential signal VREF: reference voltage level DE: enable signal D, DB: input DCLK, GCLK: signal SCKIN: M-th clock differential signal Q, QB: input

圖1是根據本新型創作實施例的發光二極體(LED)驅動裝置的示意圖。 圖2A至圖2C是根據本新型創作不同實施例的LED驅動裝置中的LED驅動器的示意圖。 圖3是根據本新型創作另一實施例的LED驅動裝置中的發射器(transmitter,TX)及接收器(receiver,RX)的示意圖。 圖4是根據本新型創作另一實施例的LED驅動裝置中的第M級LED驅動器中的TX與第(M+1)級LED驅動器中的RX之間的差動信號傳輸的示意圖。 圖5是根據本新型創作實施例的LED驅動裝置中的LED驅動器的共模電壓VCM信號以及時脈信號SCLK及資料信號DATA的信號流程。 圖6是根據本新型創作另一實施例的LED驅動裝置中的LED驅動器的VCM信號以及時脈信號SCLK及資料信號DATA的信號流程。 圖7是根據本新型創作另一實施例的LED驅動裝置的示意圖。 圖8是根據本新型創作實施例的LED驅動裝置中的LED驅動器的使能信號DE以及時脈信號SCLK及資料信號DATA的信號流程。 圖9是根據本新型創作實施例的依序對LED驅動裝置中的LED驅動器進行使能的流程圖。 圖10是根據本新型創作實施例的依序對LED驅動裝置中的LED驅動器的TX VCM信號進行設定的流程圖。 圖11是根據本新型創作另一實施例的依序對LED驅動裝置中的LED驅動器進行使能的流程圖。 圖12是根據本新型創作另一實施例的依序對LED驅動裝置中的LED驅動器的TX VCM信號進行設定的流程圖。 圖13是根據本新型創作另一實施例的LED驅動裝置中的LED驅動器的示意圖。 圖14是根據本新型創作另一實施例的除頻器的示意圖。 Fig. 1 is a schematic diagram of a light emitting diode (LED) driving device according to an embodiment of the invention. 2A to 2C are schematic diagrams of LED drivers in LED driving devices according to different embodiments of the invention. Fig. 3 is a schematic diagram of a transmitter (TX) and a receiver (RX) in an LED driving device according to another embodiment of the present invention. 4 is a schematic diagram of the differential signal transmission between TX in the M-th LED driver and RX in the (M+1)-th LED driver in the LED driving device according to another embodiment of the present invention. FIG. 5 is a signal flow of the common mode voltage VCM signal, the clock signal SCLK and the data signal DATA of the LED driver in the LED driving device according to an embodiment of the invention. 6 is a signal flow of the VCM signal, the clock signal SCLK and the data signal DATA of the LED driver in the LED driving device according to another embodiment of the invention. Fig. 7 is a schematic diagram of an LED driving device according to another embodiment of the present invention. FIG. 8 is a signal flow of the enable signal DE, the clock signal SCLK and the data signal DATA of the LED driver in the LED driving device according to the creative embodiment of the present invention. Fig. 9 is a flowchart of sequentially enabling the LED drivers in the LED driving device according to an embodiment of the present invention. FIG. 10 is a flowchart of sequentially setting the TX VCM signal of the LED driver in the LED driving device according to an embodiment of the invention. FIG. 11 is a flowchart of sequentially enabling the LED drivers in the LED driving device according to another embodiment of the present invention. FIG. 12 is a flowchart of sequentially setting the TX VCM signal of the LED driver in the LED driving device according to another embodiment of the present invention. Fig. 13 is a schematic diagram of an LED driver in an LED driving device according to another embodiment of the present invention. Fig. 14 is a schematic diagram of a frequency divider according to another embodiment of the present invention.

100:LED驅動裝置 100: LED driver

101:LED驅動器 101: LED driver

102:控制器 102: Controller

103:LED 103: LED

DATA:資料信號 DATA: data signal

SCLK:時脈信號 SCLK: clock signal

SDIN:資料輸入 SDIN: Data input

SDOUT:資料輸出 SDOUT: data output

SCKIN:時脈輸入 SCKIN: clock input

SCKOUT:時脈輸出 SCKOUT: clock output

OUTR、OUTG、OUTB:資料輸出 OUTR, OUTG, OUTB: data output

Claims (31)

一種發光二極體(LED)驅動裝置,包括: N級發光二極體驅動器,其中所述N級發光二極體驅動器中的第一級發光二極體驅動器接收第一資料包差動信號及第一時脈差動信號並輸出第二資料包差動信號及第二時脈差動信號,所述N級發光二極體驅動器中的第M級發光二極體驅動器接收第M資料包差動信號及第M時脈差動信號並輸出第(M+1)資料包差動信號及第(M+1)時脈差動信號,且M及N是正整數,M等於或小於N。 A light emitting diode (LED) driving device includes: N-level light-emitting diode driver, wherein the first-level light-emitting diode driver in the N-level light-emitting diode driver receives the first data packet differential signal and the first clock differential signal and outputs the second data packet A differential signal and a second clock differential signal, the M-th light-emitting diode driver of the N-level light-emitting diode driver receives the M-th data packet differential signal and the M-th clock differential signal and outputs the (M+1) data packet differential signal and (M+1)th clock differential signal, and M and N are positive integers, and M is equal to or less than N. 如請求項1所述的發光二極體驅動裝置,其中所述第M級發光二極體驅動器還包括: 差動輸入資料包信號接收器,接收所述第M資料包差動信號; 差動輸入時脈信號接收器,接收所述第M時脈差動信號; 差動輸出資料包信號發射器,輸出所述第(M+1)資料包差動信號; 差動輸出時脈信號發射器,輸出所述第(M+1)時脈差動信號;以及 時序控制電路,根據所述第M資料包差動信號及所述第M時脈差動信號控制所述第(M+1)資料包差動信號與所述第(M+1)時脈差動信號的輸出時序。 The light-emitting diode driving device according to claim 1, wherein the M-th level light-emitting diode driver further includes: A differential input data packet signal receiver, which receives the M-th data packet differential signal; A differential input clock signal receiver, which receives the M-th clock differential signal; A differential output data packet signal transmitter, which outputs the (M+1)th data packet differential signal; A differential output clock signal transmitter, which outputs the (M+1)th clock differential signal; and A timing control circuit for controlling the (M+1)th data packet differential signal and the (M+1)th clock difference according to the Mth data packet differential signal and the Mth clock differential signal The output timing of the motion signal. 如請求項2所述的發光二極體驅動裝置,其中所述時序控制電路包括: 偏差消除電路,所述偏差消除電路的輸入耦合到所述差動輸入資料包信號接收器的輸出; 延遲鎖定環(DLL)電路,所述延遲鎖定環電路的輸入耦合到所述差動輸入時脈信號接收器的輸出及所述差動輸出時脈信號發射器的輸入; 第一暫存器,所述第一暫存器的輸入耦合到所述偏差消除電路的輸出及所述差動輸入時脈信號接收器的所述輸出;以及 第二暫存器,所述第二暫存器的輸入耦合到所述第一暫存器的輸出及所述延遲鎖定環電路的輸出,且所述第二暫存器的輸出耦合到所述差動輸出資料包信號發射器的輸入。 The light emitting diode driving device according to claim 2, wherein the timing control circuit includes: A deviation cancellation circuit, the input of the deviation cancellation circuit is coupled to the output of the differential input data packet signal receiver; A delay locked loop (DLL) circuit, the input of the delay locked loop circuit is coupled to the output of the differential input clock signal receiver and the input of the differential output clock signal transmitter; A first register, the input of the first register is coupled to the output of the deviation cancellation circuit and the output of the differential input clock signal receiver; and A second register, the input of the second register is coupled to the output of the first register and the output of the delay locked loop circuit, and the output of the second register is coupled to the The input of the differential output data packet signal transmitter. 如請求項2所述的發光二極體驅動裝置,其中所述差動輸入資料包信號接收器包括: 電流鏡電路,提供第一偏置電流; 一對源極耦合電晶體,耦合到所述電流鏡電路且接收所述第M資料包差動信號; 負載電路,耦合到所述一對源極耦合電晶體;以及 共模電壓檢測器,根據所述第M資料包差動信號的共模電壓位準來對所述差動輸入資料包信號接收器進行使能。 The light emitting diode driving device according to claim 2, wherein the differential input data packet signal receiver includes: A current mirror circuit to provide a first bias current; A pair of source coupled transistors, coupled to the current mirror circuit and receiving the M-th data packet differential signal; A load circuit coupled to the pair of source coupled transistors; and The common mode voltage detector enables the differential input data packet signal receiver according to the common mode voltage level of the M-th data packet differential signal. 如請求項4所述的發光二極體驅動裝置,其中所述共模電壓檢測器包括將所述第M資料包差動信號的所述共模電壓位準與參考電壓位準進行比較的比較器。The light emitting diode driving device according to claim 4, wherein the common mode voltage detector includes a comparison that compares the common mode voltage level of the M-th data packet differential signal with a reference voltage level Device. 如請求項2所述的發光二極體驅動裝置,其中所述差動輸出資料包信號發射器包括: 誤差放大器,根據共模電壓信號輸出第一誤差電壓信號及第二誤差電壓信號; 偏置電流控制電路,根據所述第一誤差電壓信號及所述第二誤差電壓信號提供第二偏置電流;以及 差動輸入差動輸出反相器,耦合到所述偏置電流控制電路及所述誤差放大器的輸入且輸出所述第(M+1)資料包差動信號。 The light emitting diode driving device according to claim 2, wherein the differential output data packet signal transmitter includes: An error amplifier, which outputs a first error voltage signal and a second error voltage signal according to the common mode voltage signal; A bias current control circuit, which provides a second bias current according to the first error voltage signal and the second error voltage signal; and A differential input and differential output inverter is coupled to the bias current control circuit and the input of the error amplifier and outputs the (M+1)th data packet differential signal. 如請求項6所述的發光二極體驅動裝置,其中所述第M資料包差動信號與所述第(M+1)資料包差動信號根據所述共模電壓信號而相隔一時間間隔,且在所述第M級發光二極體驅動器接收到所述第M資料包差動信號之後的所述時間間隔中所述第M級發光二極體驅動器將所述共模電壓信號從第一共模電壓位準設定到第二共模電壓位準。The light emitting diode driving device according to claim 6, wherein the M-th data packet differential signal and the (M+1)-th data packet differential signal are separated by a time interval according to the common mode voltage signal , And in the time interval after the M-th LED driver receives the M-th data packet differential signal, the M-th LED driver changes the common mode voltage signal from the first A common mode voltage level is set to the second common mode voltage level. 如請求項6所述的發光二極體驅動裝置,其中所述第M資料包差動信號與所述第(M+1)資料包差動信號根據所述共模電壓信號而相隔一時間間隔,且在控制器從所述第M級發光二極體驅動器回讀所述第M資料包差動信號之後的所述時間間隔中所述第M級發光二極體驅動器將所述共模電壓信號從第三共模電壓位準設定到第四共模電壓位準。The light emitting diode driving device according to claim 6, wherein the M-th data packet differential signal and the (M+1)-th data packet differential signal are separated by a time interval according to the common mode voltage signal , And in the time interval after the controller reads back the M-th data packet differential signal from the M-th LED driver, the M-th LED driver reduces the common mode voltage The signal is set from the third common mode voltage level to the fourth common mode voltage level. 如請求項2所述的發光二極體驅動裝置,其中所述第M級發光二極體驅動器在一時間間隔中輸出一使能信號,以在所述第M級發光二極體驅動器接收到所述第M資料包差動信號之後對所述第(M+1)級發光二極體驅動器進行使能。The light-emitting diode driving device according to claim 2, wherein the M-th light-emitting diode driver outputs an enable signal in a time interval so that the M-th light-emitting diode driver receives After the differential signal of the Mth data packet, the (M+1)th stage light-emitting diode driver is enabled. 如請求項2所述的發光二極體驅動裝置,其中所述第M級發光二極體驅動器在一時間間隔中輸出一使能信號,以在控制器從所述第M級發光二極體驅動器回讀所述第M資料包差動信號之後對所述第(M+1)級發光二極體驅動器進行使能。The light-emitting diode driving device according to claim 2, wherein the M-th level light-emitting diode driver outputs an enable signal in a time interval, so that the controller receives an enable signal from the M-th level light-emitting diode The driver enables the (M+1)th stage LED driver after reading back the Mth data packet differential signal. 如請求項1所述的發光二極體驅動裝置,其中所述第M資料包差動信號的頻率是所述第M時脈差動信號的頻率的K倍,且K是實數。The light emitting diode driving device according to claim 1, wherein the frequency of the M-th data packet differential signal is K times the frequency of the M-th clock differential signal, and K is a real number. 如請求項1所述的發光二極體驅動裝置,其中所述第一級發光二極體驅動器的資料輸出端子耦接第二級發光二極體驅動器的資料輸入端子,所述第一級發光二極體驅動器的時脈輸入端子耦接所述第二級發光二極體驅動器的時脈輸入端子,所述第一級發光二極體驅動器接收所述第一資料包差動信號及所述第一時脈差動信號,所述第二級發光二極體驅動器輸出第三資料包差動信號及第三時脈差動信號。The light-emitting diode driving device according to claim 1, wherein the data output terminal of the first-level light-emitting diode driver is coupled to the data input terminal of the second-level light-emitting diode driver, and the first-level light-emitting diode driver The clock input terminal of the diode driver is coupled to the clock input terminal of the second-stage light-emitting diode driver, and the first-stage light-emitting diode driver receives the first data packet differential signal and the The first clock differential signal, the second-stage light emitting diode driver outputs a third data packet differential signal and a third clock differential signal. 如請求項1所述的發光二極體驅動裝置,其中所述第一級發光二極體驅動器的資料輸入端子耦接第二級發光二極體驅動器的資料輸入端子,所述第一級發光二極體驅動器的時脈輸入端子耦接所述第二級發光二極體驅動器的時脈輸入端子,所述第一級發光二極體驅動器接收所述第一資料包差動信號及所述第一時脈差動信號,所述第二級發光二極體驅動器輸出第三資料包差動信號及第三時脈差動信號。The light-emitting diode driving device according to claim 1, wherein the data input terminal of the first-level light-emitting diode driver is coupled to the data input terminal of the second-level light-emitting diode driver, and the first-level light-emitting diode driver The clock input terminal of the diode driver is coupled to the clock input terminal of the second-stage light-emitting diode driver, and the first-stage light-emitting diode driver receives the first data packet differential signal and the The first clock differential signal, the second-stage light emitting diode driver outputs a third data packet differential signal and a third clock differential signal. 如請求項1所述的發光二極體驅動裝置,其中所述第M級發光二極體驅動器還包括: 除頻器,接收所述第M時脈差動信號且對所述第M時脈差動信號的頻率進行除頻,以輸出格雷碼時脈來控制多個發光二極體的灰階值。 The light-emitting diode driving device according to claim 1, wherein the M-th level light-emitting diode driver further includes: The frequency divider receives the M-th clock differential signal and divides the frequency of the M-th clock differential signal to output a Gray code clock to control the gray scale values of a plurality of light-emitting diodes. 如請求項14所述的發光二極體驅動裝置,其中所述除頻器的除頻數是等於或大於一的有理數。The light emitting diode driving device according to claim 14, wherein the frequency division number of the frequency divider is a rational number equal to or greater than one. 如請求項14所述的發光二極體驅動裝置,其中所述除頻器包括至少一個級聯的d型觸發器。The light emitting diode driving device according to claim 14, wherein the frequency divider includes at least one cascaded d-type flip-flop. 如請求項16所述的發光二極體驅動裝置,其中所述除頻器的除頻數實質上等於2 P,其中P是所述至少一個級聯的d型觸發器的數目。 The light emitting diode driving device according to claim 16, wherein the frequency division number of the frequency divider is substantially equal to 2 P , where P is the number of the at least one cascaded d-type flip-flop. 一種發光二極體(LED)驅動器,包括: 差動輸入資料包信號接收器,接收一資料包差動信號; 差動輸入時脈信號接收器,接收一時脈差動信號; 差動輸出資料包信號發射器,輸出下一級資料包差動信號; 差動輸出時脈信號發射器,輸出下一級時脈差動信號;以及 時序控制電路,根據所述資料包差動信號及所述時脈差動信號控制所述下一級資料包差動信號與所述下一級時脈差動信號的輸出時序。 A light emitting diode (LED) driver, including: Differential input data packet signal receiver, receiving a data packet differential signal; Differential input clock signal receiver, receiving one-clock differential signal; Differential output data packet signal transmitter, output the next-level data packet differential signal; The differential output clock signal transmitter, which outputs the next-level clock differential signal; and The timing control circuit controls the output timing of the next-stage data packet differential signal and the next-stage clock differential signal according to the data packet differential signal and the clock differential signal. 如請求項18所述的發光二極體驅動器,其中所述時序控制電路包括: 偏差消除電路,所述偏差消除電路的輸入耦合到所述差動輸入資料包信號接收器的輸出; 延遲鎖定環(DLL)電路,所述延遲鎖定環電路的輸入耦合到所述差動輸入時脈信號接收器的輸出及所述差動輸出時脈信號發射器的輸入; 第一暫存器,所述第一暫存器的輸入耦合到所述偏差消除電路的輸出及所述差動輸入時脈信號接收器的所述輸出;以及 第二暫存器,所述第二暫存器的輸入耦合到所述第一暫存器的輸出及所述延遲鎖定環電路的輸出,且所述第二暫存器的輸出耦合到所述差動輸出資料包信號發射器的輸入。 The light emitting diode driver according to claim 18, wherein the timing control circuit includes: A deviation cancellation circuit, the input of the deviation cancellation circuit is coupled to the output of the differential input data packet signal receiver; A delay locked loop (DLL) circuit, the input of the delay locked loop circuit is coupled to the output of the differential input clock signal receiver and the input of the differential output clock signal transmitter; A first register, the input of the first register is coupled to the output of the deviation cancellation circuit and the output of the differential input clock signal receiver; and A second register, the input of the second register is coupled to the output of the first register and the output of the delay locked loop circuit, and the output of the second register is coupled to the The input of the differential output data packet signal transmitter. 如請求項18所述的發光二極體驅動器,其中所述差動輸入資料包信號接收器包括: 電流鏡電路,提供第一偏置電流; 一對源極耦合電晶體,耦合到所述電流鏡電路且接收所述資料包差動信號; 負載電路,耦合到所述一對源極耦合電晶體;以及 共模電壓檢測器,根據所述資料包差動信號的共模電壓位準來對所述差動輸入資料包信號接收器進行使能。 The light-emitting diode driver according to claim 18, wherein the differential input data packet signal receiver includes: A current mirror circuit to provide a first bias current; A pair of source coupled transistors, coupled to the current mirror circuit and receiving the data packet differential signal; A load circuit coupled to the pair of source coupled transistors; and The common mode voltage detector enables the differential input data packet signal receiver according to the common mode voltage level of the data packet differential signal. 如請求項20所述的發光二極體驅動器,其中所述共模電壓檢測器包括將所述資料包差動信號的所述共模電壓位準與參考電壓位準進行比較的比較器。The light emitting diode driver according to claim 20, wherein the common mode voltage detector includes a comparator that compares the common mode voltage level of the data packet differential signal with a reference voltage level. 如請求項18所述的發光二極體驅動器,其中所述差動輸出資料包信號發射器包括: 誤差放大器,根據共模電壓信號輸出第一誤差電壓信號及第二誤差電壓信號; 偏置電流控制電路,根據所述第一誤差電壓信號及所述第二誤差電壓信號提供第二偏置電流;以及 差動輸入差動輸出反相器,耦合到所述偏置電流控制電路及所述誤差放大器的輸入且輸出所述下一級資料包差動信號。 The light-emitting diode driver according to claim 18, wherein the differential output data packet signal transmitter includes: An error amplifier, which outputs a first error voltage signal and a second error voltage signal according to the common mode voltage signal; A bias current control circuit, which provides a second bias current according to the first error voltage signal and the second error voltage signal; and A differential input differential output inverter is coupled to the input of the bias current control circuit and the error amplifier and outputs the next-stage data packet differential signal. 如請求項22所述的發光二極體驅動器,其中所述資料包差動信號與所述下一級資料包差動信號根據所述共模電壓信號而相隔一時間間隔,且在所述發光二極體驅動器接收到所述資料包差動信號之後的所述時間間隔中所述發光二極體驅動器將所述共模電壓信號從第一共模電壓位準設定到第二共模電壓位準。The light-emitting diode driver according to claim 22, wherein the data packet differential signal and the next-level data packet differential signal are separated by a time interval according to the common mode voltage signal, and in the light-emitting two The light emitting diode driver sets the common mode voltage signal from a first common mode voltage level to a second common mode voltage level in the time interval after the polar body driver receives the data packet differential signal . 如請求項22所述的發光二極體驅動器,其中所述資料包差動信號與所述下一級資料包差動信號根據所述共模電壓信號而相隔一時間間隔,且在控制器從所述發光二極體驅動器回讀所述資料包差動信號之後的所述時間間隔中所述發光二極體驅動器將所述共模電壓信號從第三共模電壓位準設定到第四共模電壓位準。The light-emitting diode driver according to claim 22, wherein the data packet differential signal and the next-level data packet differential signal are separated by a time interval according to the common mode voltage signal, and the controller slave The light emitting diode driver sets the common mode voltage signal from the third common mode voltage level to the fourth common mode in the time interval after the light emitting diode driver reads back the data packet differential signal Voltage level. 如請求項18所述的發光二極體驅動器,其中所述發光二極體驅動器在一時間間隔中輸出一使能信號,以在所述發光二極體驅動器接收到所述資料包差動信號之後對下一級發光二極體驅動器進行使能。The light-emitting diode driver according to claim 18, wherein the light-emitting diode driver outputs an enable signal in a time interval, so that the light-emitting diode driver receives the data packet differential signal Then enable the next-level LED driver. 如請求項18所述的發光二極體驅動器,其中所述發光二極體驅動器在一時間間隔中輸出一使能信號,以在控制器從所述發光二極體驅動器回讀所述資料包差動信號之後對下一級發光二極體驅動器進行使能。The light-emitting diode driver according to claim 18, wherein the light-emitting diode driver outputs an enable signal in a time interval, so that the controller reads back the data packet from the light-emitting diode driver After the differential signal, the next-stage LED driver is enabled. 如請求項18所述的發光二極體驅動器,其中所述資料包差動信號的頻率是所述時脈差動信號的頻率的K倍,且K是實數。The light emitting diode driver according to claim 18, wherein the frequency of the data packet differential signal is K times the frequency of the clock differential signal, and K is a real number. 如請求項18所述的發光二極體驅動器,其中所述發光二極體驅動器還包括: 除頻器,接收所述時脈差動信號且對所述時脈差動信號的頻率進行除頻,以輸出格雷碼時脈來控制發光二極體的灰階值。 The light-emitting diode driver according to claim 18, wherein the light-emitting diode driver further comprises: The frequency divider receives the clock differential signal and divides the frequency of the clock differential signal to output a Gray code clock to control the gray scale value of the light emitting diode. 如請求項28所述的發光二極體驅動器,其中所述除頻器的除頻數是等於或大於一的有理數。The light emitting diode driver according to claim 28, wherein the frequency division number of the frequency divider is a rational number equal to or greater than one. 如請求項28所述的發光二極體驅動器,其中所述除頻器包括至少一個級聯的d型觸發器。The light emitting diode driver according to claim 28, wherein the frequency divider includes at least one cascaded d-type flip-flop. 如請求項30所述的發光二極體驅動器,其中所述除頻器的除頻數實質上等於2 P,其中P是所述至少一個級聯的d型觸發器的數目。 The light emitting diode driver according to claim 30, wherein the frequency division number of the frequency divider is substantially equal to 2 P , where P is the number of the at least one cascaded d-type flip-flop.
TW109210442U 2019-08-13 2020-08-12 Light-emitting diode driving apparatus and light-emitting diode driver TWM606400U (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201962885828P 2019-08-13 2019-08-13
US62/885,828 2019-08-13
US202016866551A 2020-05-05 2020-05-05
US16/866,551 2020-05-05

Publications (1)

Publication Number Publication Date
TWM606400U true TWM606400U (en) 2021-01-11

Family

ID=74451682

Family Applications (2)

Application Number Title Priority Date Filing Date
TW109210442U TWM606400U (en) 2019-08-13 2020-08-12 Light-emitting diode driving apparatus and light-emitting diode driver
TW109127402A TWI739547B (en) 2019-08-13 2020-08-12 Light-emitting diode driving apparatus and light-emitting diode driver

Family Applications After (1)

Application Number Title Priority Date Filing Date
TW109127402A TWI739547B (en) 2019-08-13 2020-08-12 Light-emitting diode driving apparatus and light-emitting diode driver

Country Status (2)

Country Link
CN (2) CN112399662B (en)
TW (2) TWM606400U (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI739547B (en) * 2019-08-13 2021-09-11 聯詠科技股份有限公司 Light-emitting diode driving apparatus and light-emitting diode driver
US11170702B2 (en) 2019-08-13 2021-11-09 Novatek Microelectronics Corp. Light-emitting diode driving apparatus and light-emitting diode driver

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI764590B (en) * 2021-02-25 2022-05-11 明陽半導體股份有限公司 Cascade driving system and driving unit

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3882773B2 (en) * 2003-04-03 2007-02-21 ソニー株式会社 Image display device, drive circuit device, and light-emitting diode defect detection method
JP4030471B2 (en) * 2003-06-06 2008-01-09 日本テキサス・インスツルメンツ株式会社 Pulse signal generation circuit
US20090146751A1 (en) * 2007-12-05 2009-06-11 Mobius Microsystems, Inc. Clock, Frequency Reference, and Other Reference Signal Generator
US8334662B2 (en) * 2009-09-11 2012-12-18 Iwatt Inc. Adaptive switch mode LED driver
CN201623900U (en) * 2010-03-09 2010-11-03 Bcd半导体制造有限公司 Drive circuit for parallel light emitting diode
KR101125504B1 (en) * 2010-04-05 2012-03-21 주식회사 실리콘웍스 Display driving system using single level signaling with embedded clock signal
TWI414207B (en) * 2010-07-16 2013-11-01 Macroblock Inc Serial controller and serial bi-directional controller
CN102595730B (en) * 2012-02-21 2014-03-19 电子科技大学 Single line transmission device of cascade signals of LED (Light Emitting Diode) controlling and driving chip
US9881579B2 (en) * 2013-03-26 2018-01-30 Silicon Works Co., Ltd. Low noise sensitivity source driver for display apparatus
US9351370B2 (en) * 2013-09-16 2016-05-24 Dialog Semiconductor Inc. Modifying duty cycles of PWM drive signals to compensate for LED driver mismatches in a multi-channel LED system
US9907129B2 (en) * 2016-04-07 2018-02-27 Microchip Technology Incorporated Multiple LED string dimming control
CN107612527A (en) * 2017-07-14 2018-01-19 成都华微电子科技有限公司 Differential clocks drive circuit
CN112399662B (en) * 2019-08-13 2023-03-24 联咏科技股份有限公司 Light emitting diode driving device and light emitting diode driver

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI739547B (en) * 2019-08-13 2021-09-11 聯詠科技股份有限公司 Light-emitting diode driving apparatus and light-emitting diode driver
US11170702B2 (en) 2019-08-13 2021-11-09 Novatek Microelectronics Corp. Light-emitting diode driving apparatus and light-emitting diode driver

Also Published As

Publication number Publication date
CN112399662A (en) 2021-02-23
CN112399662B (en) 2023-03-24
TWI739547B (en) 2021-09-11
CN212486839U (en) 2021-02-05
TW202107942A (en) 2021-02-16

Similar Documents

Publication Publication Date Title
TWI739547B (en) Light-emitting diode driving apparatus and light-emitting diode driver
US11170702B2 (en) Light-emitting diode driving apparatus and light-emitting diode driver
JP5600237B2 (en) Integrated circuit
US7203126B2 (en) Integrated circuit systems and devices having high precision digital delay lines therein
JP5906960B2 (en) Semiconductor integrated circuit, signal transmission circuit, signal transmission system, and signal transmission method
US10110204B2 (en) Low power buffer with gain boost
US20220216860A1 (en) Circuit system
US10396834B2 (en) Apparatus and method for adaptive common mode noise decomposition and tuning
US8618835B2 (en) Compact high-speed mixed-signal interface
US10298419B2 (en) Low voltage differential signaling driver
JP2015106783A (en) Lvds driver
JP2007336119A (en) Semiconductor device, and impedance control method
JP2013005177A (en) Delay circuit and system
US20060214717A1 (en) Low amplitude differential output circuit and serial transmission interface using the same
US6914469B2 (en) Clock divider circuit
JP4626456B2 (en) A differential amplifier circuit, the receiver circuit, an oscillation circuit and a driver circuit
KR100897280B1 (en) Receiver Circuit
CN106559061B (en) Duty ratio corrector
US10999055B2 (en) SerDes systems and differential comparators
KR101553658B1 (en) Noise reduction circuit for clock delivery apparatus
JP2018085713A (en) LVDS driver
JP5067343B2 (en) Differential amplifier circuit, high-speed serial interface circuit, integrated circuit device, and electronic equipment
JP2006101091A (en) Differential delay circuit and dll circuit
JP5682490B2 (en) Interface circuit
JPH06296140A (en) Parallel serial converter