TWI644520B - Merge and split sar analog-digital converter with tri-level switch - Google Patents

Merge and split sar analog-digital converter with tri-level switch Download PDF

Info

Publication number
TWI644520B
TWI644520B TW106124980A TW106124980A TWI644520B TW I644520 B TWI644520 B TW I644520B TW 106124980 A TW106124980 A TW 106124980A TW 106124980 A TW106124980 A TW 106124980A TW I644520 B TWI644520 B TW I644520B
Authority
TW
Taiwan
Prior art keywords
terminal
positive
switch
negative
capacitor
Prior art date
Application number
TW106124980A
Other languages
Chinese (zh)
Other versions
TW201909563A (en
Inventor
郭可驥
黃開麒
Original Assignee
國立中山大學
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 國立中山大學 filed Critical 國立中山大學
Priority to TW106124980A priority Critical patent/TWI644520B/en
Application granted granted Critical
Publication of TWI644520B publication Critical patent/TWI644520B/en
Publication of TW201909563A publication Critical patent/TW201909563A/en

Links

Abstract

一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器包含一拆分合併式電容陣列、複數個三級切換開關、一比較器及一SAR邏輯電路,該拆分合併式電容陣列具有複數個正端電容及複數個負端電容,各該正端電容電性連接至一正端電位線及各該三級切換開關,各該負端電容電性連接至一負端電位線及各該三級切換開關,其中各該三級切換開關選擇性地將該正端電容耦接至該負端電容、或讓該正端電容耦接至一參考電壓、一接地端或一半參考電壓、或讓該負端電容耦接至該參考電壓、該接地端或該半參考電壓。A split-combined gradual approximation analog-to-digital converter with a three-stage switch includes a split merge capacitor array, a plurality of three-stage switch, a comparator and a SAR logic circuit, the split merge capacitor array has a plurality of positive terminal capacitors and a plurality of negative terminal capacitors, each of the positive terminal capacitors being electrically connected to a positive terminal potential line and each of the three stages of switching switches, wherein each of the negative terminal capacitors is electrically connected to a negative terminal potential line and each The three-stage switching switch, wherein each of the three-stage switching switches selectively couples the positive terminal capacitance to the negative terminal capacitance or the positive terminal capacitance to a reference voltage, a ground terminal or a half reference voltage, Or coupling the negative terminal capacitor to the reference voltage, the ground terminal or the half reference voltage.

Description

具三級切換開關之拆分合併式逐漸逼近類比數位轉換器Split-combined gradual approximation analog-to-digital converter with three-stage switch

本發明是關於一種逐漸逼近類比數位轉換器,特別是關於一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器。The present invention relates to a gradual approximation analog-to-digital converter, and more particularly to a split-combined gradual approximation analog-to-digital converter with a three-stage switch.

請參閱第1圖,為習知一種3位元之逐漸逼近類比數位轉換器200之電路圖,該逐漸逼近類比數位轉換器200具有一正端電容陣列210、複數個正端切換開關220、一負端電容陣列230、複數個負端切換開關240、一比較器250及一SAR邏輯電路260。該正端電容陣列210中的各個正端電容經由各該正端切換開關220連接至參考電壓V ref或接地端Gnd,而各個正端電容之另一端則共接至該比較器250之正極端。該負端電容陣列230中的各個負端電容經由各該負端切換開關240連接至參考電壓V ref或接地端Gnd,而各個負端電容之另一端則共接至該比較器250之負極端。該比較器250用以比對該正端電容陣列210及該負端電陣列230的電位大小,並輸出一比較訊號至該SAR邏輯電路260,使該SAR邏輯電路260根據該比較訊號輸出複數個控制訊號控制各該正端切換開關220及各該負端切換開關240。 Please refer to FIG. 1 , which is a circuit diagram of a 3-bit gradual approximation analog-to-digital converter 200 having a positive-end capacitor array 210, a plurality of positive-side switching switches 220, and a negative The terminal capacitor array 230, the plurality of negative terminal switching switches 240, a comparator 250 and a SAR logic circuit 260. Each of the positive terminal capacitors 210 is connected to the reference voltage V ref or the ground terminal Gnd via the positive terminal switch 220, and the other end of each positive terminal capacitor is connected to the positive terminal of the comparator 250. . Each of the negative terminal capacitors 230 is connected to the reference voltage V ref or the ground terminal Gnd via the negative terminal switch 240, and the other end of each negative terminal capacitor is connected to the negative terminal of the comparator 250. . The comparator 250 is configured to compare the potentials of the positive-end capacitor array 210 and the negative-end electrical array 230, and output a comparison signal to the SAR logic circuit 260, so that the SAR logic circuit 260 outputs a plurality of signals according to the comparison signal. The control signal controls each of the positive terminal changeover switches 220 and each of the negative terminal changeover switches 240.

請參閱第2圖,為該3位元之逐漸逼近類比數位轉換器200之該SAR邏輯電路260控制該些正端切換開關220及該些負端切換開關240切換的示意圖,可以看到最靠近該比較器250之該正端電容及該負端電容於所有的比對位元中均連接至參考電壓V ref而未切換至連接該接地端Gnd,該兩個電容的用意是讓該逐漸逼近類比數位轉換器200之該比較器250接收之電壓能符合二分搜尋法,但這也導致了額外電容所需之佈局面積。 Referring to FIG. 2, the SAR logic circuit 260 of the 3-bit gradual approximation analog-to-digital converter 200 controls the switching between the positive-side switching switch 220 and the negative-side switching switches 240, and the closest is seen. The positive terminal capacitance and the negative terminal capacitance of the comparator 250 are connected to the reference voltage V ref in all the alignment bits without switching to the ground terminal Gnd, and the two capacitors are intended to make the gradual approximation The voltage received by the comparator 250 of the analog to digital converter 200 can conform to the binary search method, but this also results in the required layout area for the additional capacitance.

本發明藉由三級切換開關可讓各該正端電容及負端電容連接至半參考電壓,而可在符合二分搜尋法的前提下讓原本為N位元之逐漸逼近類比數位轉換器衍生為N+1位元之逐漸逼近類比數位轉換器,能大幅地減少電容的佈局面積並降低整體之功耗。The three-stage switch can connect the positive terminal capacitor and the negative terminal capacitor to the half reference voltage, and the N-bit gradually approximating analog digital converter can be derived according to the binary search method. The N+1 bit gradually approximates the analog-to-digital converter, which greatly reduces the layout area of the capacitor and reduces the overall power consumption.

本發明之一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器包含一拆分合併式電容陣列、複數個三級切換開關、一比較器及一SAR邏輯電路,該拆分合併式電容陣列具有複數個正端電容及複數個負端電容,各該正端電容之一第一端電性連接至一正端電位線,各該負端電容之一第一端電性連接至一負端電位線,各該三級切換開關電性連接該各該正端電容之一第二端及各該負端電容之一第二端,其中各該三級切換開關選擇性地將該正端電容之該第二端耦接至該負端電容之該第二端、或讓該正端電容之該第二端耦接至一參考電壓、一接地端或一半參考電壓、或讓該負端電容之該第二端耦接至該參考電壓、該接地端或該半參考電壓,該比較器電性連接該正端電位線及該負端電位線,且該比較器輸出一比較訊號,該SAR邏輯電路接收該比較訊號,且該SAR邏輯電路根據該比較訊號控制該些三級切換開關。The split-combined gradual approximation analog-to-digital converter with a three-stage switch includes a split merge capacitor array, a plurality of three-stage switch, a comparator and a SAR logic circuit, and the split merge The capacitor array has a plurality of positive terminal capacitors and a plurality of negative terminal capacitors. One of the first terminals of the positive terminal capacitors is electrically connected to a positive terminal potential line, and the first end of each of the negative terminal capacitors is electrically connected to the first end. a negative terminal potential line, each of the three-stage switching switch electrically connecting one of the second terminal of each of the positive terminal capacitors and one of the second terminals of each of the negative terminal capacitors, wherein each of the three-stage switching switches selectively positively The second end of the terminal capacitor is coupled to the second end of the negative terminal capacitor, or the second end of the positive terminal capacitor is coupled to a reference voltage, a ground terminal or a half reference voltage, or the negative The second end of the terminal capacitor is coupled to the reference voltage, the ground terminal or the half reference voltage, the comparator is electrically connected to the positive terminal potential line and the negative terminal potential line, and the comparator outputs a comparison signal. The SAR logic circuit receives the comparison signal and the SAR Series circuit switch based on the comparison signal to control the plurality of three.

本發明藉由該些三級切換開關讓該些電容可選擇性地相互耦接、連接至該接地端、連接至該半參考電壓或連接至該參考電壓,而可讓原本為N位元之逐漸逼近類比數位轉換器衍生為N+1位元之逐漸逼近類比數位轉換器,因此,相對於習知技術中具有相同位元之逐漸逼近類比數位轉換器,本發明之該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器可減少最大尺寸之電容位元,而能大幅地降低整體所需之佈局面積及功耗。According to the present invention, the capacitors are selectively coupled to each other, connected to the ground terminal, connected to the half reference voltage or connected to the reference voltage by the three-stage switching switches, so that the capacitors are originally N bits. Gradually approximating the analog-to-digital converter derived from the N+1-bit gradual approximation analog-to-digital converter, therefore, the three-stage switch of the present invention is compared with the gradual approximation analog-to-digital converter with the same bit in the prior art. The split-merging approach gradually approximates the analog-to-digital converter to reduce the maximum size of the capacitor bit, which can significantly reduce the overall layout area and power consumption.

請參閱第3圖,為本發明之一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100的電路結構圖,該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100包含一拆分合併式電容陣列110、複數個第一三級切換開關120、複數個第二三級開關130、一比較器140及一SAR邏輯電路150。本實施例為一4+1位元之該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100,在其他實施例中,能以更大尺寸之電容及三級切換開關構成更高位元之類比數位轉換器,本發明並不在此限。Please refer to FIG. 3 , which is a circuit structural diagram of a split-combined gradually approximating analog-to-digital converter 100 with a three-stage switch, which is a split-merging and gradually approximating analog-to-digital converter with a three-stage switch. 100 includes a split merged capacitor array 110, a plurality of first three-stage switch 120s, a plurality of second three-stage switches 130, a comparator 140, and a SAR logic circuit 150. In this embodiment, the split-combined gradual approximation analog-to-digital converter 100 with a three-level switch of 4+1 bits can be constructed with a larger size capacitor and a three-stage switch. The analogous digital converter of the high bit is not limited to this invention.

在本實施例中,該拆分合併式電容陣列110具有複數個第一正端電容111、複數個第二正端電容112、複數個第一負端電容113及複數個第二負端電容114,其中該些第一正端電容111與該些第二正端電容112為並聯,該些第一負端電容113及該些第二負端電容114為並聯,其中該些第一正端電容111包含三個單位電容值分別為2C、1C及1C之該第一正端電容111,該些第二正端電容112包含三個單位電容值分別為2C、1C及1C之該第二正端電容112,該些第一負端電容113包含三個單位電容值分別為2C、1C及1C之該第一負端電容113,該些第二負端電容114包含三個單位電容值分別為2C、1C及1C之該第二負端電容114,在本實施例中,該單位電容值C為1 fF。In this embodiment, the split combined capacitor array 110 has a plurality of first positive terminal capacitors 111, a plurality of second positive terminal capacitors 112, a plurality of first negative terminal capacitors 113, and a plurality of second negative terminal capacitors 114. The first positive terminal capacitors 111 are connected in parallel with the second positive terminal capacitors 112. The first negative terminal capacitors 113 and the second negative terminal capacitors 114 are connected in parallel, wherein the first positive terminal capacitors are connected in parallel. 111 includes three first positive terminal capacitors 111 having unit capacitance values of 2C, 1C, and 1C, and the second positive terminal capacitors 112 include three second positive terminals having unit capacitance values of 2C, 1C, and 1C, respectively. Capacitor 112, the first negative-end capacitors 113 include three first-capacitance capacitors 113 having unit capacitance values of 2C, 1C, and 1C, respectively, and the second negative-end capacitors 114 include three unit capacitance values of 2C. The second negative terminal capacitor 114 of 1C and 1C, in the embodiment, the unit capacitance value C is 1 fF.

各該第一正端電容111之一第一端111a及各該第二正端電容112之一第一端112a電性連接至一正端電位線PL,各該第一負端電容113之一第一端113a及各該第二負端電容114之一第一端114a電性連接至一負端電位線NL,各該第一正端電容111之一第二端111b、各該第二正端電容112之一第二端112b、各該第一負端電容113之一第二端113b及各該第二負端電容114之一第二端114b電性連接至各該三級切換開關120,該正端電位線PL及該負端電位線NL分別電性連接至該比較器140之一正極輸入端141及一負極輸入端142,讓該比較器140比較該正端電位線PL之電位及該負端電位線NL之電位而輸出一比較訊號S com。該正端電位線PL相對於連接至該比較器140之另一端經由一正端開關PS耦接一正端輸入電壓V inp,該負端電位線NL相對於連接至該比較器140之另一端經由一負端開關NS耦接一負端輸入電壓V inn,其中V inp-V inn=取樣電壓。 The first end 111a of each of the first positive terminal capacitors 111 and the first end 112a of each of the second positive terminal capacitors 112 are electrically connected to a positive terminal potential line PL, and one of the first negative terminal capacitors 113 The first end 113a and the first end 114a of each of the second negative terminal capacitors 114 are electrically connected to a negative end potential line NL, and the second end 111b of each of the first positive terminal capacitors 111 and each of the second positive ends The second end 112b of the first end capacitor 112, the second end 113b of each of the first negative terminal capacitors 113, and the second end 114b of each of the second negative terminal capacitors 114 are electrically connected to the three-stage switch 120. The positive terminal potential line PL and the negative terminal potential line NL are respectively electrically connected to one of the positive input terminal 141 and the negative input terminal 142 of the comparator 140, and the comparator 140 compares the potential of the positive terminal potential line PL. And the potential of the negative terminal potential line NL outputs a comparison signal S com . The positive terminal potential line PL is coupled to a positive terminal switch PS via a positive terminal switch PS to a positive terminal input voltage V inp with respect to the other end connected to the comparator 140. The negative terminal potential line NL is connected to the other end of the comparator 140. A negative terminal input voltage V inn is coupled via a negative terminal switch NS, wherein V inp -V inn = the sampling voltage.

請參閱第3圖,各該第一三級切換開關120具有一第一耦接開關121、一第一正端切換開關122及一第一負端切換開關123,其中各該第一耦接開關121分別經由該第一正端切換開關122及該第一負端切換開關123耦接該第一正端電容111之該第二端111b及該第一負端電容113之該第二端113b,而可透過各該第一耦接開關121、各該第一正端切換開關122及該第一負端切換開關123將該第一正端電容111之該第二端111b耦接至該第一負端電容113之該第二端113b而串接。Referring to FIG. 3 , each of the first three-stage switch 120 has a first coupling switch 121 , a first positive switch 122 , and a first negative switch 123 , wherein each of the first switch The second end 111b of the first positive-end capacitor 111 and the second end 113b of the first negative-end capacitor 113 are coupled to the first positive-side switch 111 and the first negative-side switch 123, respectively. The second end 111b of the first positive-side capacitor 111 can be coupled to the first through the first coupling switch 121, the first positive-side switch 122, and the first negative-side switch 123. The second end 113b of the negative terminal capacitor 113 is connected in series.

此外,各該第一三級切換開關120之該第一正端切換開關122選擇性地讓該第一正端電容111之該第二端11b耦接至一參考電壓V ref、一接地端Gnd或一半參考電壓1/2V ref,該第一負端切換開關123選擇性地讓該第一負端電容113之該第二端113b耦接至該參考電壓V ref、該接地端Gnd或該半參考電壓1/2V refIn addition, the first positive-side switch 122 of each of the first three-stage switch 120 selectively couples the second end 11b of the first positive-side capacitor 111 to a reference voltage V ref and a ground terminal Gnd Or a half reference voltage 1/2V ref , the first negative terminal switch 123 selectively coupling the second terminal 113b of the first negative terminal capacitor 113 to the reference voltage V ref , the ground terminal Gnd or the half Reference voltage 1/2V ref .

請參閱第3圖,各該第二三級切換開關130具有一第二耦接開關131、一第二正端切換開關132及一第二負端切換開關133,其中各該第二耦接開關131分別經由該第二正端切換開關132及該第二負端切換開關133耦接該第二正端電容112之該第二端112b及該第二負端電容114之該第二端114b,而可透過各該第二耦接開關131、各該第二正端切換開關132及該第二負端切換開關133將該第二正端電容112之該第二端112b耦接至該第二負端電容114之該第二端114b而串接。Referring to FIG. 3 , each of the second three-stage switch 130 has a second coupling switch 131 , a second positive switch 132 , and a second negative switch 133 , wherein each of the second switches The second end switch 112 and the second negative end switch 133 are coupled to the second end 112b of the second positive terminal 112 and the second end 114b of the second negative terminal 114, respectively. The second end 112b of the second positive-side capacitor 112 can be coupled to the second through the second coupling switch 131, the second positive-side switch 132, and the second negative-side switch 133. The second end 114b of the negative terminal capacitor 114 is connected in series.

此外,各該第二三級切換開關130之該第二正端切換開關132選擇性地讓該第二正端電容112之該第二端112b耦接至該參考電壓V ref、該接地端Gnd或該半參考電壓1/2V ref,該第二負端切換開關133選擇性地讓該第二負端電容114之該第二端114b耦接至該參考電壓V ref、該接地端Gnd或該半參考電壓1/2V refIn addition, the second positive-side switch 132 of each of the second-stage switches 130 selectively couples the second terminal 112b of the second positive-side capacitor 112 to the reference voltage V ref , the ground terminal Gnd Or the second reference voltage 1/2V ref , the second negative terminal switch 133 selectively coupling the second terminal 114b of the second negative terminal capacitor 114 to the reference voltage V ref , the ground terminal Gnd or the Half reference voltage 1/2V ref .

該SAR邏輯電路150接收該比較器140輸出之該比較訊號S com,該SAR邏輯電路150根據該比較訊號S com輸出複數個第一正端控制訊號S 1p、複數個第二正端控制訊號S 2p、複數個第一負端控制訊號S 1n、複數個第二負端控制訊號S 2n及複數個拆分合併控制訊號MS1~MS6,各該第一正端控制訊號S 1p用以控制各該第一正端切換開關122,各該第二正端控制訊號S 2p用以控制各該第二正端切換開關132,各該第一負端控制號S 1n用以各控制該第一負端切換開關123,各該第一負端控制號S 1n用以各該第一負端切換開關123,各該拆分合併控制訊號MS1~MS6用以控制各該耦合開關121。 The SAR logic circuit 150 receives the comparison signal S com output by the comparator 140. The SAR logic circuit 150 outputs a plurality of first positive terminal control signals S 1p and a plurality of second positive terminal control signals S according to the comparison signal S com . 2p , a plurality of first negative-end control signals S 1n , a plurality of second negative-end control signals S 2n and a plurality of split-merging control signals MS1 - MS6, wherein each of the first positive-end control signals S 1p is used to control each The first positive end switch 122, each of the second positive control signals S 2p is used to control each of the second positive switch 132, and each of the first negative control numbers S 1n is used to control the first negative end. The switch 123 is used by each of the first negative terminal control signals S 1n for each of the first negative terminal switching switches 123, and each of the split combining control signals MS1 to MS6 is used to control each of the coupling switches 121.

請參閱第4至14圖,為本發明之該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100之該些三級切換開關120切換過程的示意圖,請參閱第4圖,為該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100的一取樣步驟,此時,該正端開關PS及該負端開關NS閉合讓該正端電位線PL及該負端電位線NL分別接收該正端輸入電壓V inp及該負端輸入電壓V inn,該些第一正端電容111之該第二端111b及該些第二負端電容114之該第二端114b接收該參考電壓V ref,該第二正端電容112之該第二端112b及該第一負端電容113之該第二端113b則連接至接地端Gnd,使該些電容累積電荷。此時該正端電位線PL之電位為該正端輸入電壓V inp,該負端電位線NL之電位為該負端輸入電壓V innPlease refer to FIG. 4 to FIG. 14 , which are schematic diagrams showing the switching process of the three-stage switching switch 120 of the split-combined gradual approximation analog-to-digital converter 100 with the three-stage switching switch according to the present invention. The split-merging combination with the three-stage switch is gradually approaching a sampling step of the analog-to-digital converter 100. At this time, the positive-side switch PS and the negative-side switch NS are closed to allow the positive terminal potential line PL and the negative terminal potential The line NL receives the positive terminal input voltage V inp and the negative terminal input voltage V inn respectively , and the second terminal 111b of the first positive terminal capacitor 111 and the second terminal 114b of the second negative terminal capacitors 114 receive The reference voltage V ref , the second end 112 b of the second positive terminal capacitor 112 and the second end 113 b of the first negative terminal capacitor 113 are connected to the ground terminal Gnd to cause the capacitors to accumulate charges. At this time, the potential of the positive terminal potential line PL is the positive terminal input voltage V inp , and the potential of the negative terminal potential line NL is the negative terminal input voltage V inn .

請參閱第5圖,該正端開關PS及該負端開關NS斷開,該比較器140對該正端電位線PL及該負端電位線NL之電位進行第1位元的比對,若該正端電位線PL之電位大於該負端電位線NL之電位則輸出1,反之則輸出0。接著,請參閱第6圖,當該正端電位線PL之電位大於該負端電位線NL之電位時,將各該第一正端電容111及各該第一負端電容113切換至相互耦接,該些第二正端電容112及該些第二負端電容114則分別維持著耦接該接地端Gnd及該參考電壓V ref,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-V ref/4,該負端電位線NL之電位改變為V inn+V ref/4,因此,該比較器140於第2位元的比對可判斷V inp-V inn>V ref/2或V inp-V inn<V ref/2,而符合二分搜尋法。相對地,請參閱第7圖,若該正端電位線PL之電位小於該負端電位線NL之電位時,將該些第二正端電容112及該第二負端電容114切換至相互耦接,該些第一正端電容111及該些第一負端電容113之則分別維持著耦接該參考電壓V ref及該接地端Gnd,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp+V ref/4,該負端電位線NL之電位改變為V inn-V ref/4,因此,該比較器140於第2位元的比對可判斷V inp-V inn>-V ref/2或V inp-V inn<-V ref/2,而符合二分搜尋法。 Referring to FIG. 5, the positive terminal switch PS and the negative terminal switch NS are turned off, and the comparator 140 compares the potential of the positive terminal potential line PL and the potential of the negative terminal potential line NL by a first bit. The potential of the positive terminal potential line PL is greater than the potential of the negative terminal potential line NL to output 1 and vice versa. Next, referring to FIG. 6, when the potential of the positive terminal potential line PL is greater than the potential of the negative terminal potential line NL, the first positive terminal capacitor 111 and each of the first negative terminal capacitors 113 are switched to be mutually coupled. The second positive terminal capacitor 112 and the second negative terminal capacitors 114 are respectively coupled to the ground terminal Gnd and the reference voltage V ref , and the charges of the capacitors are redistributed according to the law of conservation of charge. The potential of the positive terminal potential line PL is changed to V inp -V ref /4, and the potential of the negative terminal potential line NL is changed to V inn +V ref /4, and therefore, the ratio of the comparator 140 to the second bit The pair can judge V inp -V inn >V ref /2 or V inp -V inn <V ref /2, and conforms to the binary search method. In contrast, referring to FIG. 7 , if the potential of the positive terminal potential line PL is less than the potential of the negative terminal potential line NL, the second positive terminal capacitor 112 and the second negative terminal capacitor 114 are switched to be mutually coupled. The first positive terminal capacitor 111 and the first negative terminal capacitors 113 are respectively coupled to the reference voltage V ref and the ground terminal Gnd, and the charges of the capacitors are redistributed according to the conservation of the charge. In the law, the potential of the positive terminal potential line PL is changed to V inp +V ref /4, and the potential of the negative terminal potential line NL is changed to V inn -V ref /4, and therefore, the comparator 140 is in the second bit The comparison can judge V inp -V inn >-V ref /2 or V inp -V inn <-V ref /2, and conform to the binary search method.

請參閱第8圖,當第1位元比對為1且第2位元比對結果為V inp-V inn>V ref/2時,將尺寸為2C之該第一正端電容111切換至耦接該接地端Gnd,並將尺寸為2C之該第一負端電容113切換至耦接該參考電壓V ref,其餘之該第一正端電容111、該第二正端電容112、該第一負端電容113及該第二負端電容114則維持不切換,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-3V ref/8,該負端電位線NL之電位改變為V inn+3V ref/8,因此,該比較器140於第3位元的比對可判斷V inp-V inn>3V ref/4或V inp-V inn<3V ref/4,而可確實地符合二分搜尋法。相對地,請參閱第9圖,當第1位元比對為1且第2位元比對結果為V inp-V inn<V ref/2時,將尺寸為2C之該第二正端電容112切換至耦接尺寸為2C之該第二負端電容114,其餘之該第一正端電容111、該第二正端電容112、該第一負端電容113及該第二負端電容114則維持不切換,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-V ref/8,該負端電位線NL之電位改變為V inn+V ref/8,因此,該比較器140於第3位元的比對可判斷V inp-V inn>1V ref/4或V inp-V inn<1V ref/4,而符合二分搜尋法。 Referring to FIG. 8, when the first bit alignment is 1 and the second bit alignment result is V inp -V inn >V ref /2, the first positive terminal capacitor 111 having a size of 2C is switched to The grounding terminal Gnd is coupled to the first negative terminal capacitor 113 of the size 2C to be coupled to the reference voltage V ref , and the remaining first positive terminal capacitor 111 , the second positive terminal capacitor 112 , the first A negative terminal capacitor 113 and the second negative terminal capacitor 114 are maintained without switching. At this time, the charges of the capacitors are redistributed, and the potential of the positive terminal potential line PL is changed to V inp -3V ref /8 according to the law of conservation of charge. The potential of the negative terminal potential line NL is changed to V inn +3V ref /8. Therefore, the comparison of the comparator 140 to the third bit can determine V inp -V inn >3V ref /4 or V inp -V Inn <3V ref /4, and can exactly match the binary search method. In contrast, referring to Figure 9, when the first bit is aligned to 1 and the second bit is compared to V inp -V inn <V ref /2, the second positive terminal of size 2C is used. 112 is switched to the second negative terminal capacitor 114 having a size of 2C, and the remaining first positive terminal capacitor 111, the second positive terminal capacitor 112, the first negative terminal capacitor 113, and the second negative terminal capacitor 114 Then, the switch does not switch. At this time, the charge of the capacitors is redistributed. According to the law of conservation of charge, the potential of the positive terminal potential line PL changes to V inp -V ref /8, and the potential of the negative terminal potential line NL changes to V inn. +V ref /8, therefore, the comparison of the comparator 140 at the third bit can determine V inp -V inn >1V ref /4 or V inp -V inn <1V ref /4, and conform to the binary search method.

請參閱第10圖,當第1位元比對為1、第2位元比對為1且第3位元比對結果為V inp-V inn>3V ref/4時,將尺寸為1C之該第一正端電容111中尺寸1C之電容切換至耦接該接地端Gnd,並尺寸為1C之該第一負端電容113切換至耦接該參考電壓V ref,其餘之該第一正端電容111、該第二正端電容112、該第一負端電容113及該第二負端電容114則維持不切換,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-7V ref/16,該負端電位線NL之電位改變為V inn+7V ref/16,因此,該比較器140於第4位元的比對可判斷V inp-V inn>7V ref/8或V inp-V inn<7V ref/8,而可確實地符合二分搜尋法。相對地,請參閱第11圖,當第1位元比對為1、第2位元比對為1且第3位元比對結果為V inp-V inn<3V ref/4時,將尺寸為1C之該二正端電容111切換至耦接尺寸為1C之該第二負端電容114,其餘之該第一正端電容111、該第二正端電容112、該第一負端電容113及該第二負端電容114則維持不切換,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-5V ref/16,該負端電位線NL之電位改變為V inn+5V ref/16,因此,該比較器140於第4位元的比對可判斷V inp-V inn>5V ref/8或V inp-V inn<5V ref/8,而符合二分搜尋法。 Referring to FIG. 10, when the first bit is aligned, the second bit is aligned, and the third bit is V inp -V inn >3V ref /4, the size is 1C. The capacitor of the first positive terminal capacitor 111 is switched to the ground terminal Gnd, and the first negative terminal capacitor 113 of the size 1C is switched to be coupled to the reference voltage V ref , and the remaining first positive terminal The capacitor 111, the second positive terminal capacitor 112, the first negative terminal capacitor 113 and the second negative terminal capacitor 114 are maintained without switching. At this time, the charges of the capacitors are redistributed, and the positive terminal potential is according to the law of conservation of charge. The potential of the line PL is changed to V inp -7V ref /16, and the potential of the negative terminal potential line NL is changed to V inn +7V ref /16, so that the comparison of the comparator 140 at the 4th bit can determine V inp -V inn >7V ref /8 or V inp -V inn <7V ref /8, and can surely conform to the binary search method. In contrast, referring to Fig. 11, when the first bit is aligned, the second bit is aligned, and the third bit is V inp -V inn <3V ref /4, the size is The second positive terminal capacitor 111 of the 1C is switched to the second negative terminal capacitor 114 of the size 1C, and the remaining first positive terminal capacitor 111, the second positive terminal capacitor 112, and the first negative terminal capacitor 113 are And the second negative terminal capacitor 114 remains unswitched. At this time, the charge of the capacitors is redistributed. According to the law of conservation of charge, the potential of the positive terminal potential line PL changes to V inp -5V ref /16, and the negative terminal potential The potential of the line NL is changed to V inn +5V ref /16, therefore, the comparison of the comparator 140 at the 4th bit can determine V inp -V inn >5V ref /8 or V inp -V inn <5V ref / 8, and meet the binary search method.

請參閱第12圖,當1位元比對為1、第2位元比對為1、第3位元比對為1且第4位元比對結果為V inp-V inn>7V ref/8時,將剩餘之尺寸為1C之該第一正端電容111切換至耦接該接地端Gnd,並將剩餘之尺寸為1C之該第一負端電容113切換至耦接該半參考電壓1/2V ref,其餘之該第一正端電容111、該第二正端電容112、該第一負端電容113及該第二負端電容114則維持不切換,此時該些電容的電荷重新分佈,根據電荷守恆定律,該正端電位線PL之電位改變為V inp-15V ref/32,該負端電位線NL之電位改變為V inn+15V ref/32,因此,該比較器140於第5位元的比對可判斷V inp-V inn>15V ref/16或V inp-V inn<15V ref/16,而可確實地符合二分搜尋法。 Please refer to Fig. 12, when the 1-bit alignment is 1, the second-order alignment is 1, the third-bit alignment is 1 and the fourth-bit alignment is V inp -V inn >7V ref / At 8 o'clock, the first positive-end capacitor 111 having the remaining size of 1 C is switched to be coupled to the ground terminal Gnd, and the remaining first-side capacitor 113 having a size of 1 C is switched to be coupled to the half-reference voltage 1 /2V ref , the remaining first positive terminal capacitor 111 , the second positive terminal capacitor 112 , the first negative terminal capacitor 113 and the second negative terminal capacitor 114 remain unswitched, and the charge of the capacitors is re-energized Distribution, according to the law of conservation of charge, the potential of the positive terminal potential line PL is changed to V inp -15V ref /32, and the potential of the negative terminal potential line NL is changed to V inn +15V ref /32, therefore, the comparator 140 is The comparison of the 5th bit can judge V inp -V inn >15V ref /16 or V inp -V inn <15V ref /16, and can surely conform to the binary search method.

請參閱第13圖,當1位元比對為1、第2位元比對為1、第3位元比對為0且第4位元比對結果為V inp-V inn>5V ref/8時,將尺寸為1C之該第一負端電容113切換至耦接該半參考電壓1/2V ref,可讓該正端電位線PL之電位改變為V inp-11V ref/32,該負端電位線NL之電位改變為V inn+11V ref/32,因此,該比較器140於第5位元的比對可判斷V inp-V inn>11V ref/16或V inp-V inn<11V ref/16,而可確實地符合二分搜尋法。 Please refer to Fig. 13, when the 1-bit alignment is 1, the second-order alignment is 1, the third-bit alignment is 0, and the fourth-bit alignment is V inp -V inn >5V ref / 8, a size of the first negative terminal of the capacitor 113 is switched to 1C coupled to the reference voltage half 1 / 2V ref, allowing the potential of the positive terminal of the voltage line PL is changed to V inp -11V ref / 32, the negative The potential of the terminal potential line NL is changed to V inn +11V ref /32. Therefore, the comparison of the comparator 140 at the 5th bit can determine V inp -V inn >11V ref /16 or V inp -V inn <11V Ref /16, and can be consistent with the binary search method.

請參閱第14圖,當1位元比對為1、第2位元比對為0、第3位元比對為1且第4位元比對結果為V inp-V inn>3V ref/8時,將尺寸為1C之該第一負端電容113切換至耦接該半參考電壓1/2V ref,可讓該正端電位線PL之電位改變為V inp-7V ref/32,該負端電位線NL之電位改變為V inn+7V ref/32,因此,該比較器140於第5位元的比對可判斷V inp-V inn>7V ref/16或V inp-V inn<7V ref/16,而可確實地符合二分搜尋法。 Please refer to Fig. 14, when the 1-bit alignment is 1, the second-bit alignment is 0, the third-bit alignment is 1 and the fourth-bit alignment is V inp -V inn >3V ref / At 8 o'clock, the first negative terminal capacitor 113 of size 1C is switched to be coupled to the half reference voltage 1/2V ref , so that the potential of the positive terminal potential line PL can be changed to V inp -7V ref /32, the negative The potential of the terminal potential line NL is changed to V inn +7V ref /32, and therefore, the comparison of the comparator 140 at the 5th bit can determine V inp -V inn >7V ref /16 or V inp -V inn <7V Ref /16, and can be consistent with the binary search method.

本發明藉由該些三級切換開關讓該些電容可選擇性地相互耦接、連接至該接地端Gnd、連接至該半參考電壓1/2V ref或連接至該參考電壓V ref,而可讓原本為N位元之逐漸逼近類比數位轉換器衍生為N+1位元之逐漸逼近類比數位轉換器,因此,相對於習知技術中具有相同位元之逐漸逼近類比數位轉換器,本發明之該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100可減少最大尺寸之電容位元,而能大幅地降低整體所需之佈局面積及功耗。 According to the present invention, the capacitors are selectively coupled to each other, connected to the ground terminal Gnd, connected to the half reference voltage 1/2V ref or connected to the reference voltage V ref by the three-stage switching switches. Let the N-bit gradually approximating the analog-to-digital converter be derived as a gradually approximating analog-to-digital converter of N+1 bits, thus, the present invention is relatively close to the analog-to-digital converter with the same bit in the prior art. The split-merging and gradual approximation of the analog-to-digital converter 100 with the three-stage switch can reduce the maximum size of the capacitor bit, and can greatly reduce the overall layout area and power consumption.

本發明之保護範圍當視後附之申請專利範圍所界定者為準,任何熟知此項技藝者,在不脫離本發明之精神和範圍內所作之任何變化與修改,均屬於本發明之保護範圍。The scope of the present invention is defined by the scope of the appended claims, and any changes and modifications made by those skilled in the art without departing from the spirit and scope of the invention are within the scope of the present invention. .

100‧‧‧具三級切換開關之拆分合併式逐漸逼近類比數位轉換器100‧‧‧Split merged gradual approximation analog-to-digital converter with three-stage switch

110‧‧‧拆分合併式電容陣列 110‧‧‧ Split merged capacitor array

111‧‧‧第一正端電容 111‧‧‧First positive terminal capacitor

111a‧‧‧第一端 111a‧‧‧ first end

111b‧‧‧第二端 111b‧‧‧second end

112‧‧‧第二正端電容 112‧‧‧second positive terminal capacitor

112a‧‧‧第一端 112a‧‧‧ first end

112b‧‧‧第二端 112b‧‧‧ second end

113‧‧‧第一負端電容 113‧‧‧First negative terminal capacitor

113a‧‧‧第一端 113a‧‧‧ first end

113b‧‧‧第二端 113b‧‧‧ second end

114‧‧‧第二負端電容 114‧‧‧Second negative terminal capacitor

114a‧‧‧第一端 114a‧‧‧ first end

114b‧‧‧第二端 114b‧‧‧second end

120‧‧‧第一三級切換開關 120‧‧‧First three-level switch

121‧‧‧第一耦接開關 121‧‧‧First coupling switch

122‧‧‧第一正端切換開關 122‧‧‧First positive end switch

123‧‧‧第一負端切換開關 123‧‧‧First negative switch

130‧‧‧第二三級切換開關 130‧‧‧Second and third level switch

131‧‧‧第二耦接開關 131‧‧‧Second coupling switch

132‧‧‧第二正端切換開關 132‧‧‧Second positive terminal switch

133‧‧‧第二負端切換開關 133‧‧‧Second negative switch

140‧‧‧比較器 140‧‧‧ Comparator

141‧‧‧正極輸入端 141‧‧‧ positive input

142‧‧‧負極輸入端 142‧‧‧negative input

150‧‧‧SAR邏輯電路 150‧‧‧SAR logic circuit

PL‧‧‧正端電位線 PL‧‧‧ positive terminal potential line

NL‧‧‧負端電位線 NL‧‧‧negative potential line

Gnd‧‧‧接地端 Gnd‧‧‧ Grounding

Vref‧‧‧參考電壓V ref ‧‧‧reference voltage

1/2Vref‧‧‧半參考電壓1/2V ref ‧‧‧ half reference voltage

Scom‧‧‧比較訊號S com ‧‧‧ comparison signal

PS‧‧‧正端開關 PS‧‧‧ positive terminal switch

NS‧‧‧負端開關 NS‧‧ negative switch

Vinp‧‧‧正端輸入電壓V inp ‧‧‧ Positive input voltage

Vinn‧‧‧負端輸入電壓V inn ‧‧‧n negative input voltage

200‧‧‧逐漸逼近類比數位轉換器 200‧‧‧Approaching analog-to-digital converters

210‧‧‧正端電容陣列 210‧‧‧ Positive Capacitor Array

220‧‧‧正端切換開關 220‧‧‧ positive end switch

230‧‧‧負端電容陣列 230‧‧‧Negative Capacitor Array

240‧‧‧負端切換開關 240‧‧‧Negative switch

250‧‧‧比較器 250‧‧‧ comparator

第1圖: 習知之一種逐漸逼近類比數位轉換器之電路結構圖。 第2圖: 習知之該逐漸逼近類比數位轉換器之切換過程的示意圖。 第3圖: 依據本發明之一實施例,一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器的電路結構圖。 第4至14圖:依據本發明之一實施例,該具三級切換開關之拆分合併式逐漸逼近類比數位轉換器之切換過程的示意圖。Figure 1: A circuit diagram of a conventional analog approximation of an analog-to-digital converter. Figure 2: A schematic diagram of the switching process of the analog digital converter that is gradually approaching. FIG. 3 is a circuit diagram of a split-merging gradually approximating analog-to-digital converter with a three-stage switch according to an embodiment of the invention. 4 to 14 are diagrams showing the switching process of the split-merging type gradually approaching the analog-to-digital converter with the three-stage switching switch according to an embodiment of the present invention.

Claims (7)

一種具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其包含: 一拆分合併式電容陣列,具有複數個正端電容及複數個負端電容,各該正端電容之一第一端電性連接至一正端電位線,各該負端電容之一第一端電性連接至一負端電位線; 複數個三級切換開關,各該三級切換開關電性連接該各該正端電容之一第二端及各該負端電容之一第二端,其中各該三級切換開關選擇性地將該正端電容之該第二端耦接至該負端電容之該第二端、或讓該正端電容之該第二端耦接至一參考電壓、一接地端或一半參考電壓、或讓該負端電容之該第二端耦接至該參考電壓、該接地端或該半參考電壓; 一比較器,電性連接該正端電位線及該負端電位線,且該比較器輸出一比較訊號;以及 一SAR邏輯電路,接收該比較訊號,且該SAR邏輯電路根據該比較訊號控制該些三級切換開關。A split-combined gradual approximation analog-to-digital converter with a three-stage switch includes: a split-merged capacitor array having a plurality of positive-end capacitors and a plurality of negative-end capacitors, one of the positive-side capacitors One end is electrically connected to a positive end potential line, and the first end of each of the negative terminal capacitors is electrically connected to a negative end potential line; a plurality of three-stage switching switches, each of the three-stage switching switches being electrically connected a second end of the positive terminal capacitor and a second end of each of the negative terminal capacitors, wherein each of the three-stage switching switches selectively couples the second end of the positive terminal capacitor to the negative terminal capacitor The second end, or the second end of the positive terminal capacitor is coupled to a reference voltage, a ground terminal or a half reference voltage, or the second end of the negative terminal capacitor is coupled to the reference voltage, the ground a comparator or a comparator, electrically connecting the positive terminal potential line and the negative terminal potential line, and the comparator outputs a comparison signal; and a SAR logic circuit receiving the comparison signal, and the SAR logic The circuit controls the three-stage cut according to the comparison signal Change the switch. 如申請專利範圍第1項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中各該三級切換開關具有一耦接開關,該耦接開關耦接該正端電容之該第二端及該負端電容之該第二端。The split-combined gradual approximation analog-to-digital converter with a three-stage switch as described in claim 1, wherein each of the three-stage switch has a coupling switch, and the coupling switch is coupled to the positive terminal capacitor The second end and the second end of the negative terminal capacitor. 如申請專利範圍第2項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中各該三級切換開關具有一正端切換開關及一負端切換開關,該正端切換開關用以選擇性地將該正端電容之該第二端直接連接至該參考電壓、該接地端、該半參考電壓或該耦接開關,該負端切換開關用以選擇性地將該第一負端電容之該第二端直接連接至該參考電壓、該接地端、該半參考電壓或該耦接開關。The split-combined gradual approximation analog-to-digital converter with a three-stage switch as described in claim 2, wherein each of the three-stage switch has a positive switch and a negative switch, the positive terminal The switch is configured to selectively connect the second end of the positive terminal capacitor directly to the reference voltage, the ground terminal, the half reference voltage or the coupling switch, and the negative terminal switch is configured to selectively The second end of the first negative terminal capacitor is directly connected to the reference voltage, the ground terminal, the half reference voltage or the coupling switch. 如申請專利範圍第1項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中該正端電位線經由一正端開關耦接一正端輸入電壓,該負端電位線經由一負端開關耦接一負端輸入電壓。The split-merging type gradual approximation analog-to-digital converter with a three-stage switch as described in claim 1, wherein the positive terminal potential line is coupled to a positive terminal input voltage via a positive terminal switch, the negative terminal potential The line is coupled to a negative input voltage via a negative terminal switch. 如申請專利範圍第4項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中該比較器具有一正極輸入端及一負極輸入端,該正極輸入端電性連接該正端電位線,該負極輸入端電性連接該負端電位線。The split-combined gradual approximation analog-to-digital converter with a three-stage switch as described in claim 4, wherein the comparator has a positive input terminal and a negative input terminal, and the positive input terminal is electrically connected to the positive The terminal potential line is electrically connected to the negative terminal potential line. 如申請專利範圍第3項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中該SAR邏輯電路根據該比較訊號輸出複數個正端控制訊號及複數個負端控制訊號,各該正端控制訊號用以控制各該正端切換開關,各該負端控制號用以各該負端切換開關。The split-combined gradual approximation analog-to-digital converter with a three-stage switch as described in claim 3, wherein the SAR logic circuit outputs a plurality of positive-end control signals and a plurality of negative-end control signals according to the comparison signal Each of the positive terminal control signals is used to control each of the positive terminal switching switches, and each of the negative terminal control numbers is used for each of the negative terminal switching switches. 如申請專利範圍第2項所述之具三級切換開關之拆分合併式逐漸逼近類比數位轉換器,其中該SAR邏輯電路根據該比較訊號輸出複數個拆分合併控制訊號,各該拆分合併控制訊號用以控制各該耦合開關。The split-combined gradual approximation analog-to-digital converter with a three-stage switch as described in claim 2, wherein the SAR logic circuit outputs a plurality of split merge control signals according to the comparison signal, and the split merges Control signals are used to control each of the coupling switches.
TW106124980A 2017-07-25 2017-07-25 Merge and split sar analog-digital converter with tri-level switch TWI644520B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW106124980A TWI644520B (en) 2017-07-25 2017-07-25 Merge and split sar analog-digital converter with tri-level switch

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW106124980A TWI644520B (en) 2017-07-25 2017-07-25 Merge and split sar analog-digital converter with tri-level switch

Publications (2)

Publication Number Publication Date
TWI644520B true TWI644520B (en) 2018-12-11
TW201909563A TW201909563A (en) 2019-03-01

Family

ID=65431706

Family Applications (1)

Application Number Title Priority Date Filing Date
TW106124980A TWI644520B (en) 2017-07-25 2017-07-25 Merge and split sar analog-digital converter with tri-level switch

Country Status (1)

Country Link
TW (1) TWI644520B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI751839B (en) * 2020-12-16 2022-01-01 國立中山大學 Merge and split sar analog-digital converter

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110032134A1 (en) * 2009-08-07 2011-02-10 Electronics And Telecommunications Research Institute Digital-to-analog converter
US20140015699A1 (en) * 2010-12-20 2014-01-16 Stmicroelectronics R&D (Shanghai) Co. Ltd. System and Method for Analog to Digital (A/D) Conversion
TWI521888B (en) * 2013-12-31 2016-02-11 瑞昱半導體股份有限公司 Successive approximation register analog-to-digital converter and associate control method
US20170033800A1 (en) * 2015-07-30 2017-02-02 National University Of Singapore Symmetrical capacitor arrays succesive approximation register (sar) analog-to-digital converter (adc)
US9716513B1 (en) * 2016-08-03 2017-07-25 Analog Devices, Inc. Systems and methods for generating a common mode compensation voltage in a SAR ADC

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110032134A1 (en) * 2009-08-07 2011-02-10 Electronics And Telecommunications Research Institute Digital-to-analog converter
US20140015699A1 (en) * 2010-12-20 2014-01-16 Stmicroelectronics R&D (Shanghai) Co. Ltd. System and Method for Analog to Digital (A/D) Conversion
TWI521888B (en) * 2013-12-31 2016-02-11 瑞昱半導體股份有限公司 Successive approximation register analog-to-digital converter and associate control method
US20170033800A1 (en) * 2015-07-30 2017-02-02 National University Of Singapore Symmetrical capacitor arrays succesive approximation register (sar) analog-to-digital converter (adc)
US9716513B1 (en) * 2016-08-03 2017-07-25 Analog Devices, Inc. Systems and methods for generating a common mode compensation voltage in a SAR ADC

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
2013年12月30日公開文件Ying-Zu Lin † , Ya-Ting Shyu, Che-Hsun Kuo, Guan-Ying Huang, Chun-Cheng Liu and Soon-Jyh Chang"Multi-Step Switching Methods for SAR ADCs"Proceedings of the 10th International Conference on Sampling Theory and Applications
年12月30日公開文件Ying-Zu Lin † , Ya-Ting Shyu, Che-Hsun Kuo, Guan-Ying Huang, Chun-Cheng Liu and Soon-Jyh Chang"Multi-Step Switching Methods for SAR ADCs"Proceedings of the 10th International Conference on Sampling Theory and Applications *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI751839B (en) * 2020-12-16 2022-01-01 國立中山大學 Merge and split sar analog-digital converter

Also Published As

Publication number Publication date
TW201909563A (en) 2019-03-01

Similar Documents

Publication Publication Date Title
JP5855236B2 (en) Prechargeable capacitive digital-to-analog converter
US9774345B1 (en) Successive approximation register analog-to-digital converter
US8390502B2 (en) Charge redistribution digital-to-analog converter
US7796079B2 (en) Charge redistribution successive approximation analog-to-digital converter and related operating method
US9716513B1 (en) Systems and methods for generating a common mode compensation voltage in a SAR ADC
JP2006517765A (en) Automatic zeroing in critical continuous time applications
CN108306644B (en) Front-end circuit based on 10-bit ultra-low power consumption successive approximation type analog-to-digital converter
US20120139771A1 (en) Differential successive approximation analog to digital converter
US8963763B2 (en) Configuring an analog-digital converter
CN108111171B (en) Monotonic switching method suitable for differential structure successive approximation type analog-to-digital converter
CN104485960A (en) Three-level switching method and circuit for successive approximation type analog-digital converter
JP2002353787A (en) Comparator and analog/digital converter
TWI644520B (en) Merge and split sar analog-digital converter with tri-level switch
WO2016203522A1 (en) Successive approximation a/d converter
TW201635719A (en) Analog to digital converting apparatus and initial method thereof
US8633847B2 (en) Analog-digital converter
CN109450449B (en) Reference voltage control circuit and analog-to-digital converter
JP2017530608A (en) Reduce signal dependency on CDAC reference voltage
US8928516B2 (en) Method and apparatus for conversion of voltage value to digital word
TWI791248B (en) Dynamic comparator and circuit system using the same
CN106571827B (en) Differential SAR ADC (synthetic Aperture Radar ADC) and switched capacitor structure, A/D (analog to digital) conversion method and layout implementation method thereof
TW201419766A (en) Successive approximation analog-to-digital converter
US20120133541A1 (en) Analog-digital converter
CN105375926A (en) Pseudo-differential capacitive successive approximation register analog-digital converter
US20230163777A1 (en) Comparator and analog to digital converter