TWI419334B - Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof - Google Patents
Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof Download PDFInfo
- Publication number
- TWI419334B TWI419334B TW100137607A TW100137607A TWI419334B TW I419334 B TWI419334 B TW I419334B TW 100137607 A TW100137607 A TW 100137607A TW 100137607 A TW100137607 A TW 100137607A TW I419334 B TWI419334 B TW I419334B
- Authority
- TW
- Taiwan
- Prior art keywords
- trench
- body region
- heavily doped
- region
- breakdown voltage
- Prior art date
Links
Landscapes
- Electrodes Of Semiconductors (AREA)
- Thyristors (AREA)
Description
本發明係關於一種溝槽式功率半導體元件及其製造方法,特別是關於一種提升崩潰電壓之溝槽式功率半導體元件及其製造方法。The present invention relates to a trench type power semiconductor device and a method of fabricating the same, and more particularly to a trench type power semiconductor device for improving a breakdown voltage and a method of fabricating the same.
在強調節能的趨勢下,對於功率半導體元件的應用而言也越來越注重其導通電阻的表現。一般來說,導通電阻的改善有助於降低電路操作之導通損失(conduction loss),但是,導通電阻的降低不可避免地會伴隨著崩潰電壓(breakdown voltage)的降低。任意透過調整摻雜濃度或是改變磊晶層厚度的方式來調降導通電阻,都可能會對於結構的可靠度造成不良影響。Under the emphasis on energy saving, the application of power semiconductor components is also paying more and more attention to the performance of its on-resistance. In general, the improvement in on-resistance helps to reduce the conduction loss of the circuit operation, but the reduction in on-resistance is inevitably accompanied by a decrease in the breakdown voltage. Any adjustment of the on-resistance by adjusting the doping concentration or changing the thickness of the epitaxial layer may adversely affect the reliability of the structure.
因此,尋找一種可以提升崩潰電壓之溝槽式功率半導體元件,同時確保其結構的可靠度,是本技術領域一個重要的課題。Therefore, it is an important subject in the art to find a trench type power semiconductor device capable of increasing the breakdown voltage while ensuring the reliability of its structure.
有鑑於此,本發明之主要目的是提出一種提升崩潰電壓之溝槽式功率半導體元件及其製造方法,同時維持其結構之可靠度。In view of this, the main object of the present invention is to provide a trench type power semiconductor device which improves the breakdown voltage and a method of fabricating the same, while maintaining the reliability of its structure.
為達成上述目的,本發明提供一種提升崩潰電壓之溝槽式功率半導體元件。就一較佳實施例而言,此提升崩潰電壓之溝槽式功率半導體元件,包括一基材、至少二個閘極溝槽、一第一介電層、一第一多晶矽結構、至少一個第一溝槽、一第二多晶矽結構、一第一導電型之本體區、一第二導電型之源極區、一第一導電型之重摻雜區與一源極金屬層。其中,閘極溝槽係位於基材內。第一介電層覆蓋閘極溝槽之內側表面。第一多晶 矽結構係位於閘極溝槽內。第一溝槽係位於相鄰二個閘極溝槽之間。第一導電型之本體區係位於這些閘極溝槽之間。第一溝槽係貫穿本體區且延伸至本體區下方。第一導電型之第二多晶矽結構係填入第一溝槽之下部分。第二多晶矽結構係位於本體區下方,並且與本體區間隔一預定距離。第二導電型之源極區係位於本體區之上部分。第二導電型與第一導電型之電性相反。第一導電型之重摻雜區係位於本體區內。源極金屬層係電性連接重摻雜區與源極區。To achieve the above object, the present invention provides a trench type power semiconductor device that increases a breakdown voltage. In a preferred embodiment, the trench power semiconductor device for increasing the breakdown voltage includes a substrate, at least two gate trenches, a first dielectric layer, a first polysilicon structure, and at least a first trench, a second polysilicon structure, a first conductivity type body region, a second conductivity type source region, a first conductivity type heavily doped region and a source metal layer. Wherein the gate trench is located in the substrate. The first dielectric layer covers the inside surface of the gate trench. First polycrystal The 矽 structure is located in the gate trench. The first trench is located between adjacent two gate trenches. The body region of the first conductivity type is located between the gate trenches. The first groove extends through the body region and extends below the body region. The second polysilicon structure of the first conductivity type is filled into the lower portion of the first trench. The second polysilicon structure is located below the body region and spaced apart from the body region by a predetermined distance. The source region of the second conductivity type is located above the body region. The second conductivity type is opposite in electrical polarity to the first conductivity type. The heavily doped region of the first conductivity type is located within the body region. The source metal layer is electrically connected to the heavily doped region and the source region.
本發明並提供此溝槽式功率半導體元件的製造方法。就一較佳實施例而言,此溝槽式功率半導體元件的製造方法至少包括下列步驟:(a)提供一基材;(b)形成至少二個閘極溝槽於基材內;(c)形成一第一介電層覆蓋閘極溝槽之內側表面;(d)形成一第一多晶矽結構於閘極溝槽內;(e)形成至少一個第一溝槽於相鄰二個閘極溝槽之間;(f)形成一第一導電型之第二多晶矽結構於第一溝槽之一下部分;(g)形成一第一導電型之本體區於閘極溝槽間之基材內,第一溝槽係向下延伸至本體區下方,第二多晶矽結構係位於本體區下方,且與本體區間隔一預定距離;(h)形成一第二導電型之源極區於本體區之一上部分;(i)形成一層間介電層覆蓋第一多晶矽結構,並利用層間介電層在對應於第一溝槽處定義出一源極接觸窗;(j)形成一第一導電型之重摻雜區於本體區內;以及(k)填入一源極金屬層於源極接觸窗內,以電性連接重摻雜區與源極區。The present invention also provides a method of fabricating the trench power semiconductor device. In a preferred embodiment, the method of fabricating the trench power semiconductor device comprises at least the steps of: (a) providing a substrate; (b) forming at least two gate trenches in the substrate; Forming a first dielectric layer covering the inner side surface of the gate trench; (d) forming a first polysilicon structure in the gate trench; (e) forming at least one first trench adjacent to the two Between the gate trenches; (f) forming a second polysilicon structure of the first conductivity type in a lower portion of the first trench; (g) forming a first conductivity type body region between the gate trenches In the substrate, the first trench extends downward to below the body region, and the second polysilicon structure is located below the body region and spaced apart from the body region by a predetermined distance; (h) forming a source of the second conductivity type The pole region is on an upper portion of the body region; (i) forming an interlayer dielectric layer covering the first polysilicon structure, and defining a source contact window at the corresponding first trench using the interlayer dielectric layer; j) forming a heavily doped region of the first conductivity type in the body region; and (k) filling a source metal layer in the source contact window to electrically dope heavily doped The source region.
關於本發明之優點與精神可以藉由以下的發明詳述及所附圖式得到進一步的瞭解。The advantages and spirit of the present invention will be further understood from the following detailed description of the invention.
第1A至1H圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第一實施例。圖中係以一n型溝槽式功 率半導體元件為例進行說明。惟本發明並不限於此。本發明之技術當然亦可適用於p型之功率半導體元件。1A to 1H are views showing a first embodiment of a method of manufacturing a trench type power semiconductor device for improving a breakdown voltage according to the present invention. An n-type grooved work The rate semiconductor element will be described as an example. However, the invention is not limited thereto. The technique of the present invention can of course also be applied to p-type power semiconductor elements.
如第1A圖所示,首先,形成n型磊晶層110於一n型基板100上,以形成製作溝槽式功率半導體元件之基材。隨後,形成至少二個閘極溝槽120於磊晶層110內。接下來,如第1B圖所示,沿著磊晶層110之表面起伏,形成一第一介電層130覆蓋閘極溝槽120之內側表面。然後,形成一第一多晶矽結構140於閘極溝槽120內,作為本實施例之溝槽式功率半導體元件之閘極多晶矽結構。As shown in FIG. 1A, first, an n-type epitaxial layer 110 is formed on an n-type substrate 100 to form a substrate on which a trench type power semiconductor device is formed. Subsequently, at least two gate trenches 120 are formed in the epitaxial layer 110. Next, as shown in FIG. 1B, along the surface of the epitaxial layer 110, a first dielectric layer 130 is formed to cover the inner surface of the gate trench 120. Then, a first polysilicon structure 140 is formed in the gate trench 120 as the gate polysilicon structure of the trench power semiconductor device of the present embodiment.
然後,如第1C圖所示,以離子植入方式,形成p型本體區150於磊晶層110中,環繞各個閘極溝槽120。接下來,以離子植入方式,形成n型源極區160於本體區150之一上部分。此源極區160係鄰接於閘極溝槽120。隨後,如第1D圖所示,形成一圖案層165於磊晶層110上,此圖案層165在相鄰二個閘極溝槽120間的磊晶層110內,定義出一個第一溝槽。然後,如第1E圖所示,以離子植入方式,透過圖案層165之開口,在源極區160的下方形成p型重摻雜區180。此p型重摻雜區180之範圍會略大於開口寬度。Then, as shown in FIG. 1C, a p-type body region 150 is formed in the epitaxial layer 110 by ion implantation to surround each of the gate trenches 120. Next, an n-type source region 160 is formed on an upper portion of the body region 150 by ion implantation. This source region 160 is adjacent to the gate trench 120. Subsequently, as shown in FIG. 1D, a pattern layer 165 is formed on the epitaxial layer 110. The pattern layer 165 defines a first trench in the epitaxial layer 110 between the adjacent two gate trenches 120. . Then, as shown in FIG. 1E, a p-type heavily doped region 180 is formed under the source region 160 by ion implantation through the opening of the pattern layer 165. The p-type heavily doped region 180 will have a range slightly greater than the opening width.
接下來,如第1F圖所示,利用圖案層165為蝕刻遮罩,在磊晶層110中以蝕刻方式形成第一溝槽170。此第一溝槽170係貫穿本體區150,並將源極區160與p型重摻雜區180分別區分為兩個部分。隨後,形成p型輕摻雜之第二多晶矽結構172於第一溝槽170之下部分。此第二多晶矽結構172之上表面與本體區150係留有一預設距離,以避免此第二多晶矽結構172與本體區150相連接。Next, as shown in FIG. 1F, the first trench 170 is formed by etching in the epitaxial layer 110 by using the pattern layer 165 as an etch mask. The first trench 170 extends through the body region 150 and divides the source region 160 and the p-type heavily doped region 180 into two portions, respectively. Subsequently, a p-type lightly doped second polysilicon structure 172 is formed over the lower portion of the first trench 170. The upper surface of the second polysilicon structure 172 is spaced from the body region 150 by a predetermined distance to prevent the second polysilicon structure 172 from being connected to the body region 150.
隨後,如第1G圖所示,形成一介電結構174於第一溝槽 170內。此介電結構174係位於第二多晶矽結構172上方,並且,其位置係由本體區150向下延伸至本體區150下方。接下來,如第1H圖所示,形成一源極金屬層190於圖案層165上方,並且填入第一溝槽170內,以連接重摻雜區180與源極區160。前揭圖案層165係作為一層間介電層分隔源極金屬層190與第一多晶矽結構140。Subsequently, as shown in FIG. 1G, a dielectric structure 174 is formed in the first trench Within 170. The dielectric structure 174 is located above the second polysilicon structure 172 and its location extends downwardly from the body region 150 below the body region 150. Next, as shown in FIG. 1H, a source metal layer 190 is formed over the pattern layer 165 and filled in the first trench 170 to connect the heavily doped region 180 and the source region 160. The pre-exposed pattern layer 165 separates the source metal layer 190 from the first polysilicon structure 140 as an inter-layer dielectric layer.
本實施例透過p型第二多晶矽結構172之製作,在本體區150下方形成一p型浮置摻雜區,以舒緩閘極溝槽120底部與汲極間之電場分佈,因而有助於提升崩潰電壓。基於此,本實施例可以增加p型重摻雜區180之植入深度,甚至讓p型重摻雜區180向下延伸至本體區150的底面,而無庸擔心此結構導致崩潰電壓過低之問題產生。In this embodiment, a p-type floating doped region is formed under the body region 150 through the fabrication of the p-type second polysilicon structure 172 to relieve the electric field distribution between the bottom and the drain of the gate trench 120, thereby facilitating To improve the breakdown voltage. Based on this, the embodiment can increase the implantation depth of the p-type heavily doped region 180, and even allow the p-type heavily doped region 180 to extend down to the bottom surface of the body region 150, without fear that the structure causes the breakdown voltage to be too low. The problem arises.
第2圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第二實施例。本實施例與前揭本發明第一實施例之主要差異在於p型重摻雜區180的製造方式。在本實施例中,p型重摻雜區180並非以離子植入方式形成於源極區160下方,而是先形成p型重摻雜多晶矽結構276於介電結構274上方,然後再施以熱擴散步驟以形成p型重摻雜區180於p型重摻雜多晶矽結構276的側邊。Fig. 2 is a view showing a second embodiment of the manufacturing method of the trench type power semiconductor device for improving the breakdown voltage of the present invention. The main difference between this embodiment and the first embodiment of the present invention is the manner in which the p-type heavily doped region 180 is fabricated. In the present embodiment, the p-type heavily doped region 180 is not formed under the source region 160 by ion implantation, but a p-type heavily doped polysilicon structure 276 is first formed over the dielectric structure 274, and then applied. The thermal diffusion step forms a p-type heavily doped region 180 on the side of the p-type heavily doped polysilicon structure 276.
第3A與3B圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第三實施例。本實施例與本發明之第一實施例的主要差異在於,本實施例並未在第二多晶矽結構172上方形成介電結構174,而是形成n型第三多晶矽結構175於第一溝槽170內。第3A圖係承接第1F圖之製造步驟,如圖中所示,在形成第二多晶矽結構172於第一溝槽170之下部分的步驟後,形成一n型第三多晶矽結構175於第二多晶矽結構172上方,並且至少向上延伸至本體區150。隨後,如第3B 圖所示,形成一源極金屬層190於圖案層165上方,並且填入第一溝槽170內,以連接重摻雜區180與源極區160。就本實施例之溝槽式功率半導體元件之結構而言,在源極金屬層190與n型第三多晶矽結構175之介面上會形成蕭特基二極體(schottky diode),而有助於改善功率半導體元件之切換速度。3A and 3B are views showing a third embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage. The main difference between this embodiment and the first embodiment of the present invention is that the present embodiment does not form the dielectric structure 174 over the second polysilicon structure 172, but forms the n-type third polysilicon structure 175. Inside a trench 170. 3A is a manufacturing step of receiving the FIG. 1F, and as shown in the drawing, after forming the second polysilicon structure 172 at a lower portion of the first trench 170, an n-type third polysilicon structure is formed. 175 is over the second polysilicon structure 172 and extends at least upwardly to the body region 150. Subsequently, as in 3B As shown, a source metal layer 190 is formed over the pattern layer 165 and filled into the first trench 170 to connect the heavily doped region 180 with the source region 160. With the structure of the trench power semiconductor device of the present embodiment, a Schottky diode is formed on the interface between the source metal layer 190 and the n-type third polysilicon structure 175, and Helps improve the switching speed of power semiconductor components.
第3C圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第四實施例。本實施例與本發明之第一實施例的主要差異在於,本實施例並未在第二多晶矽結構172上方形成介電結構174,而是形成一金屬插塞於第一溝槽170內。此金屬插塞係位於第二多晶矽結構172上方,並且至少向上延伸至本體區150。如圖中所示,就一較佳實施例而言,可直接形成源極金屬層190’填入第一溝槽170內,以形成此金屬插塞。相似於本發明之第三實施例,就本實施例之溝槽式功率半導體元件之結構而言,在源極金屬層190’與p型本體區150下方之n型磊晶層110之介面上亦會形成蕭特基二極體,而有助於改善功率半導體元件之切換速度。Fig. 3C is a view showing a fourth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage. The main difference between this embodiment and the first embodiment of the present invention is that the dielectric structure 174 is not formed over the second polysilicon structure 172, but a metal plug is formed in the first trench 170. . This metal plug is located above the second polysilicon structure 172 and extends at least upwardly to the body region 150. As shown in the figures, in a preferred embodiment, a source metal layer 190' can be formed directly into the first trench 170 to form the metal plug. Similar to the third embodiment of the present invention, with respect to the structure of the trench type power semiconductor device of the present embodiment, the interface of the n-type epitaxial layer 110 under the source metal layer 190' and the p-type body region 150 is provided. The Schottky diode is also formed, which helps to improve the switching speed of the power semiconductor components.
第4A至4C係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第五實施例。第4A圖係承接第1D圖之步驟。在形成第一溝槽170與p型第二多晶矽結構172後,先移除覆蓋於磊晶層110上的圖案層165。然後,全面沉積一介電層375於磊晶層110上,同時填滿第一溝槽170。4A to 4C are a fifth embodiment of a method of manufacturing a trench type power semiconductor device with improved breakdown voltage according to the present invention. Figure 4A is a diagram of the process of undertaking Figure 1D. After the first trench 170 and the p-type second polysilicon structure 172 are formed, the pattern layer 165 overlying the epitaxial layer 110 is removed. Then, a dielectric layer 375 is deposited on the epitaxial layer 110 while filling the first trench 170.
接下來,如第4B圖所示,以微影蝕刻方式,在介電層375形成一開口以定義源極接觸窗377。此開口係對準第一溝槽170,並且,其寬度係大於第一溝槽170之開口寬度。值得注意的是,此蝕刻步驟會同時去除第一溝槽170內多餘的介電材料,以形成介電結構374。接下來,如第4C圖所示,利用覆蓋於第一多晶矽結構140上之介電層375為遮罩,以蝕刻方式 向下推深源極接觸窗377的底面位置。然後,以離子植入方式形成p型重摻雜區380於源極接觸窗377的底部。此p型重摻雜區380係位於介電結構374之兩側,並且,p型重摻雜區380之底部係向下延伸至本體區150的底面。本實施例之後續步驟,於前揭各實施例大致相同,在此不予贅述。Next, as shown in FIG. 4B, an opening is formed in the dielectric layer 375 to define the source contact window 377 by photolithography. The opening is aligned with the first trench 170 and has a width greater than the opening width of the first trench 170. It should be noted that this etching step simultaneously removes excess dielectric material in the first trench 170 to form the dielectric structure 374. Next, as shown in FIG. 4C, the dielectric layer 375 overlying the first polysilicon structure 140 is used as a mask, and is etched. The bottom surface position of the deep source contact window 377 is pushed down. Then, a p-type heavily doped region 380 is formed by ion implantation at the bottom of the source contact window 377. The p-type heavily doped regions 380 are on either side of the dielectric structure 374, and the bottom of the p-type heavily doped regions 380 extends down to the bottom surface of the body region 150. The subsequent steps of this embodiment are substantially the same in the foregoing embodiments, and are not described herein.
第5A與5B圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第六實施例。第5A圖之步驟大致上係承接第1G圖之步驟,惟本實施例之p型重摻雜區480係於完成第一溝槽170之製作後,才形成於第一溝槽170之兩側。如第5A圖所示,本實施例在形成介電結構174後,以等向性蝕刻技術蝕刻覆蓋於第一多晶矽結構140上之圖案層465,以擴大圖案層465之開口寬度。此擴大後之開口即可作為源極接觸窗477。然後,如第5B圖所示,以蝕刻後的圖案層465’為遮罩,向下推深源極接觸窗477之底面位置。接下來,以離子植入方式於源極接觸窗477之底面形成p型重摻雜區480。5A and 5B are views showing a sixth embodiment of the method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. The step of FIG. 5A is substantially the same as the step of the first trench 170. However, the p-type heavily doped region 480 of the embodiment is formed on both sides of the first trench 170 after the first trench 170 is completed. . As shown in FIG. 5A, after forming the dielectric structure 174, the pattern layer 465 overlying the first polysilicon structure 140 is etched by an isotropic etching technique to enlarge the opening width of the pattern layer 465. This enlarged opening serves as the source contact window 477. Then, as shown in Fig. 5B, the etched pattern layer 465' is used as a mask to push down the bottom surface of the deep source contact window 477. Next, a p-type heavily doped region 480 is formed on the bottom surface of the source contact window 477 by ion implantation.
第6圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第七實施例。相較於第5A圖之實施例於蝕刻方式擴張圖案層465之開口寬度後,再以離子植入方式形成重摻雜區480於源極接觸窗底部,如第6圖所示,本實施例則是利用圖案層165與介電結構174為遮罩,並以斜向離子植入方式直接於第一溝槽170的兩側形成p型重摻雜區580。Fig. 6 is a seventh embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. After the opening width of the pattern layer 465 is expanded in an etching manner, the heavily doped region 480 is formed in the bottom of the source contact window by ion implantation. As shown in FIG. 6, the embodiment is as shown in FIG. The pattern layer 165 and the dielectric structure 174 are used as a mask, and the p-type heavily doped region 580 is formed directly on both sides of the first trench 170 by oblique ion implantation.
第7A與7B圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第八實施例。相較於第5A圖之實施例先以圖案層465定義出第一溝槽170之位置後,再以蝕刻方式擴張圖案層465之開口寬度以形成源極接觸窗,如第7A與7B圖所示,本實施例係於圖案層665之開口側壁形成間隔層結構667,以定義第一溝槽170。在完成第一溝槽170的製作後, 本實施例直接剝除覆蓋於圖案層665之開口側壁的間隔層結構667,並利用圖案層665之開口來定義源極接觸窗677的位置。7A and 7B are diagrams showing an eighth embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. After the position of the first trench 170 is defined by the pattern layer 465, the opening width of the pattern layer 465 is expanded by etching to form a source contact window, as shown in FIGS. 7A and 7B. As shown in the present embodiment, a spacer layer structure 667 is formed on the sidewall of the opening of the pattern layer 665 to define the first trench 170. After the fabrication of the first trench 170 is completed, In this embodiment, the spacer layer structure 667 covering the opening sidewall of the pattern layer 665 is directly stripped, and the opening of the pattern contact layer 665 is used to define the position of the source contact window 677.
第8A與8E圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第九實施例。相較於前揭各個實施例之製造方法,均是先完成閘極溝槽120,再形成第一溝槽170於相鄰二個閘極溝槽120之間,本實施例則是於完成第一溝槽之製作後,再形成閘極溝槽於其兩側。8A and 8E are diagrams showing a ninth embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. Compared with the manufacturing method of the foregoing embodiments, the gate trench 120 is completed first, and the first trench 170 is formed between the adjacent two gate trenches 120. This embodiment is completed. After the fabrication of a trench, a gate trench is formed on both sides.
如第8A圖所示,首先,形成一第一溝槽770於磊晶層110中。隨後,形成第二多晶矽結構772於第一溝槽770之下部分。接下來,如第8B圖所示,全面沉積一介電圖案層765。此介電圖案層765係填滿第一溝槽770,並且在第一溝槽770兩側分別定義一閘極溝槽720。隨後,透過此介電圖案層765蝕刻磊晶層110,以形成閘極溝槽720。As shown in FIG. 8A, first, a first trench 770 is formed in the epitaxial layer 110. Subsequently, a second polysilicon structure 772 is formed over the lower portion of the first trench 770. Next, as shown in FIG. 8B, a dielectric pattern layer 765 is entirely deposited. The dielectric pattern layer 765 fills the first trench 770 and defines a gate trench 720 on each side of the first trench 770. Subsequently, the epitaxial layer 110 is etched through the dielectric pattern layer 765 to form the gate trench 720.
接下來,如第8C圖所示,以蝕刻方式去除多餘的介電材料,留下位於第一溝槽770內的介電結構774。然後,如第8D圖所示,依序形成第一介電層730與第一多晶矽結構740於閘極溝槽720內。接下來,再以離子植入方式,依序形成p型本體750與n型源極區760於相鄰溝槽720,770之間。Next, as shown in FIG. 8C, the excess dielectric material is removed by etching leaving the dielectric structure 774 located within the first trench 770. Then, as shown in FIG. 8D, the first dielectric layer 730 and the first polysilicon structure 740 are sequentially formed in the gate trench 720. Next, the p-type body 750 and the n-type source region 760 are sequentially formed between the adjacent trenches 720, 770 by ion implantation.
隨後,如第8E圖所示,形成一層間介電層775於磊晶層110上,並於此層間介電層775中製作一開口對準第一溝槽770,以定義出一源極接觸窗777。此開口之寬度大於第一溝槽770之開口寬度。然後,透過此層間介電層775之開口蝕刻磊晶層110,以形成源極接觸窗777於介電結構774上方。接下來,以離子植入方式,植入p型摻雜於源極接觸窗777之底部,以形成p型重摻雜區780於介電結構774之兩側。Subsequently, as shown in FIG. 8E, an interlayer dielectric layer 775 is formed on the epitaxial layer 110, and an opening alignment alignment trench 770 is formed in the interlayer dielectric layer 775 to define a source contact. Window 777. The width of the opening is greater than the opening width of the first trench 770. Then, the epitaxial layer 110 is etched through the opening of the interlayer dielectric layer 775 to form a source contact window 777 over the dielectric structure 774. Next, a p-type doping is implanted at the bottom of the source contact window 777 by ion implantation to form a p-type heavily doped region 780 on both sides of the dielectric structure 774.
在前述部分實施例中,p型重摻雜區係向下延伸至本體區150之底面以提升溝槽式功率半導體元件之動態特性。惟,本發明並不限於此。因應實際上的需求,此p型重摻雜區亦進一步延伸至本體區150下方,亦或是維持在本體區150之底面上方一定距離。In some of the foregoing embodiments, the p-type heavily doped region extends down to the bottom surface of the body region 150 to enhance the dynamic characteristics of the trench power semiconductor device. However, the invention is not limited thereto. The p-type heavily doped region also extends further below the body region 150 or a distance above the bottom surface of the body region 150, depending on actual requirements.
其次,在本發明前揭各實施例中,第一溝槽170之下部分均形成有第二多晶矽結構。惟,本發明並不限於此。就一較佳實施例而言,本發明亦可省略第二多晶矽結構的製作,而直接在第一溝槽170內製作介電結構。此向下突出於本體區底面之介電結構亦有助於改善閘極溝槽與汲極間之電場分佈,以提升崩潰電壓。Next, in the foregoing embodiments of the present invention, the lower portion of the first trench 170 is formed with a second polysilicon structure. However, the invention is not limited thereto. In a preferred embodiment, the present invention can also omit fabrication of the second polysilicon structure while fabricating a dielectric structure directly within the first trench 170. The dielectric structure that protrudes downward from the bottom surface of the body region also contributes to improving the electric field distribution between the gate trench and the drain to increase the breakdown voltage.
第9A至9E圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十實施例。相較於前揭各個實施例中,第一溝槽170與閘極溝槽120係利用不同的蝕刻步驟,分別形成於磊晶層110中,本實施例則是以同一道蝕刻步驟來製作閘極溝槽820a與第一溝槽820b。並且,在本實施例中,閘極溝槽820a與第一溝槽820b具有大致相同的深度。9A to 9E are diagrams showing a tenth embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. In the foregoing embodiments, the first trench 170 and the gate trench 120 are respectively formed in the epitaxial layer 110 by using different etching steps. In this embodiment, the gate is formed by the same etching step. The pole trench 820a and the first trench 820b. Also, in the present embodiment, the gate trench 820a has substantially the same depth as the first trench 820b.
如第9A圖所示,首先,以微影蝕刻方式形成閘極溝槽820a與第一溝槽820b於磊晶層110中。接下來,如第9B圖所示,形成一第一介電層830覆蓋各個溝槽820a,820b的內側表面。然後,在各個溝槽820a,820b內分別形成一第一多晶矽結構840a,840b。然後,如第9C圖所示,以離子植入方式,依序形成p型本體區150於磊晶層110中與n型源極區160於本體區150之上部分。隨後,形成一光阻圖案層865覆蓋位於閘極溝槽820a內之第一多晶矽結構840a,並透過一蝕刻步驟,去除位於第一溝槽820b內之第一多晶矽結構840b。接下來,先將 光阻圖案層865移除後,形成介電層直接覆蓋於第一多晶矽結構840a上與第一溝槽820b內(未圖示)。As shown in FIG. 9A, first, the gate trench 820a and the first trench 820b are formed in the epitaxial layer 110 by photolithography. Next, as shown in FIG. 9B, a first dielectric layer 830 is formed to cover the inner side surfaces of the respective trenches 820a, 820b. Then, a first polysilicon structure 840a, 840b is formed in each of the trenches 820a, 820b. Then, as shown in FIG. 9C, the p-type body region 150 is sequentially formed in the epitaxial layer 110 and the n-type source region 160 above the body region 150 by ion implantation. Subsequently, a photoresist pattern layer 865 is formed to cover the first polysilicon structure 840a located in the gate trench 820a, and the first polysilicon structure 840b located in the first trench 820b is removed through an etching step. Next, first After the photoresist pattern layer 865 is removed, a dielectric layer is formed to directly cover the first polysilicon structure 840a and the first trench 820b (not shown).
接下來,如第9D圖所示,先施以蝕刻的方式,先後形成一層間介電層875覆蓋位於閘極溝槽820a內之第一多晶矽結構840a與一介電結構835於第一溝槽820b內。其中,上述介電結構835與層間介電層875亦可同時形成。然後,以微影蝕刻方式於此層間介電層875中形成一開口以定義出源極接觸窗877的範圍。此開口係大致對準第一溝槽820b,並且,其寬度係大於第一溝槽820b之開口寬度。然後,透過此層間介電層875之開口蝕刻磊晶層110,以形成一源極接觸窗877。接下來,如第9E圖所示,以離子植入方式在源極接觸窗877的底部形成重摻雜區880。然後,在源極接觸窗877內填入一導電結構890以完成此製造流程。Next, as shown in FIG. 9D, an interlayer dielectric layer 875 is formed to cover the first polysilicon structure 840a and the dielectric structure 835 in the gate trench 820a. Inside the groove 820b. The dielectric structure 835 and the interlayer dielectric layer 875 may also be formed at the same time. An opening is then formed in the interlayer dielectric layer 875 by photolithography to define the extent of the source contact window 877. The opening is substantially aligned with the first trench 820b and has a width greater than the opening width of the first trench 820b. Then, the epitaxial layer 110 is etched through the opening of the interlayer dielectric layer 875 to form a source contact window 877. Next, as shown in FIG. 9E, a heavily doped region 880 is formed at the bottom of the source contact window 877 by ion implantation. Then, a conductive structure 890 is filled in the source contact window 877 to complete the manufacturing process.
本實施例於第一溝槽820b內僅製作有一介電結構835,而未有如前述各實施例中的第二多晶矽結構。此介電結構835之存在亦有助於改善電場分佈,以提升崩潰電壓。其次,如第9F圖所示,本實施例亦可於介電結構835下方製作額外的第二多晶矽結構872。惟,此第二多晶矽結構與本體區150之間須有介電結構835以為區隔。In this embodiment, only one dielectric structure 835 is formed in the first trench 820b, and there is no second polysilicon structure as in the foregoing embodiments. The presence of this dielectric structure 835 also helps to improve the electric field distribution to increase the breakdown voltage. Next, as shown in FIG. 9F, this embodiment can also fabricate an additional second polysilicon structure 872 under the dielectric structure 835. However, a dielectric structure 835 is required between the second polysilicon structure and the body region 150 to be spaced apart.
第10A、10B與10C圖係第9E圖之p型重摻雜區880之製造方法之另外三種不同的實施例。如第10A圖所示,本實施例係先於源極接觸窗877之底部形成一p型重摻雜多晶矽結構876,然後再以熱擴散製程形成p型重摻雜區880於p型重摻雜多晶矽結構876周圍。如第10B圖所示,本實施例係將源極接觸窗的底面向下推深至介電結構835的側邊。亦即,介電結構835係向上突出於源極接觸窗之底面。隨後,再以離子植入方式形成p型重摻雜區880於介電結構835兩側的本體區 150內。值得注意的是,由於本實施例的源極接觸窗877係深入本體區150內,因此,前述離子植入步驟之植入深度不需太深,即可使重摻雜區880向下延伸至本體區150的底面。如第10C圖所示,本實施例之源極接觸窗877係深入本體區150的下方,源極接觸窗877的底部曝露本體區150下方的n型磊晶層110。p型重摻雜區880’則是以斜向離子植入方式,形成於源極接觸窗877的兩側。值得注意的是,由於介電結構835係突出於源極接觸窗877的底面,此介電結構835可避免斜向離子植入步驟將p型摻雜物植入源極接觸窗877的底部。藉此,經過後續之源極金屬沉積步驟,即可在源極接觸窗877的底面形成蕭特基二極體結構,以提升功率半導體元件之切換速度。其次,本實施例在斜向離子植入步驟外,亦可額外施加一正向離子植入步驟,植入n型摻雜物於源極接觸窗877底部,形成n型重摻雜區882於源極接觸窗877的下方,以進一步降低蕭特基二極體結構之導通電壓。10A, 10B, and 10C are three other different embodiments of the method of fabricating the p-type heavily doped region 880 of Figure 9E. As shown in FIG. 10A, in this embodiment, a p-type heavily doped polysilicon structure 876 is formed before the bottom of the source contact window 877, and then a p-type heavily doped region 880 is formed by a thermal diffusion process to form a p-type heavily doped. The heteropolycrystalline structure is around 876. As shown in FIG. 10B, in this embodiment, the bottom surface of the source contact window is pushed down to the side of the dielectric structure 835. That is, the dielectric structure 835 protrudes upward from the bottom surface of the source contact window. Subsequently, the p-type heavily doped region 880 is formed by ion implantation on the body regions on both sides of the dielectric structure 835. Within 150. It should be noted that since the source contact window 877 of the embodiment is deep into the body region 150, the implantation depth of the ion implantation step does not need to be too deep, so that the heavily doped region 880 extends downward to The bottom surface of the body region 150. As shown in FIG. 10C, the source contact window 877 of the present embodiment is deep below the body region 150, and the bottom of the source contact window 877 exposes the n-type epitaxial layer 110 under the body region 150. The p-type heavily doped region 880' is formed on both sides of the source contact window 877 in an oblique ion implantation manner. It is noted that since the dielectric structure 835 protrudes from the bottom surface of the source contact window 877, the dielectric structure 835 can prevent the oblique ion implantation step from implanting the p-type dopant into the bottom of the source contact window 877. Thereby, a Schottky diode structure can be formed on the bottom surface of the source contact window 877 through the subsequent source metal deposition step to increase the switching speed of the power semiconductor device. Secondly, in this embodiment, in addition to the oblique ion implantation step, a forward ion implantation step may be additionally applied, and an n-type dopant is implanted at the bottom of the source contact window 877 to form an n-type heavily doped region 882. The source contact window 877 is below to further reduce the turn-on voltage of the Schottky diode structure.
第11圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十一實施例。相較於第10C圖之實施例,本實施例進一步加深源極接觸窗877,使源極接觸窗877的側面延伸至本體區150的下方。此外,本實施例並以離子植入方式形成p型摻雜區873於源極接觸窗877底部。經過後續之源極金屬沉積步驟,本實施例可在源極接觸窗877之下部分的側面形成蕭特基二極體結構,以提升功率半導體元件之切換速度。此外,形成於源極接觸窗877下方的p型摻雜區(p型多晶矽結構)873有助於紓緩電場分佈,以改善崩潰電壓。Fig. 11 is an eleventh embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. In contrast to the embodiment of FIG. 10C, this embodiment further deepens the source contact window 877 such that the side of the source contact window 877 extends below the body region 150. In addition, the present embodiment forms a p-type doping region 873 at the bottom of the source contact window 877 by ion implantation. After the subsequent source metal deposition step, the present embodiment can form a Schottky diode structure on the side of the lower portion of the source contact window 877 to increase the switching speed of the power semiconductor device. In addition, a p-type doped region (p-type polysilicon structure) 873 formed under the source contact window 877 helps to alleviate the electric field distribution to improve the breakdown voltage.
第12A至12C圖係本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十二實施例。不同於第9B與9C圖之實施例,利用光阻圖案層865選擇性蝕刻去除位於第一溝槽820b內之第一多晶矽結構840b後,隨即移除此光阻圖案層 865,如第12A圖所示,本實施例選用一般的介電材料製作此圖案層865,並於去除第一多晶矽結構840b後,保留此圖案層865,而直接形成一介電層965覆蓋此圖案層865且填滿第一溝槽820b。12A to 12C are a twelfth embodiment of a method of manufacturing a trench type power semiconductor device for improving breakdown voltage according to the present invention. Different from the embodiments of FIGS. 9B and 9C, after the first polysilicon structure 840b located in the first trench 820b is selectively etched by the photoresist pattern layer 865, the photoresist pattern layer is removed. 865, as shown in FIG. 12A, in this embodiment, the pattern layer 865 is formed by using a general dielectric material, and after removing the first polysilicon structure 840b, the pattern layer 865 is left, and a dielectric layer 965 is directly formed. This pattern layer 865 is covered and fills the first trench 820b.
隨後,如第12B圖所示,去除不必要的介電材料,以形成介電結構935於第一溝槽170內。值得注意的是,此蝕刻步驟會同時去除覆蓋於圖案層865上之介電層965。又,若是選用與介電層965具有相類似蝕刻特性之材料作為圖案層865,此蝕刻步驟會同時去除部分圖案層865,而形成如圖中所示之外觀。隨後,如第12C圖所示,透過圖案層865之開口蝕刻磊晶層110,以形成源極接觸窗977。然後,以離子植入方式形成重摻雜區980於源極接觸窗977底部。接下來,形成一導電結構(未圖示)於源極接觸窗977內,電性連接重摻雜區980與源極區160,以完成本實施例之製造流程。Subsequently, as shown in FIG. 12B, unnecessary dielectric material is removed to form dielectric structure 935 within first trench 170. It should be noted that this etching step simultaneously removes the dielectric layer 965 overlying the pattern layer 865. Further, if a material having a similar etching property as the dielectric layer 965 is selected as the pattern layer 865, the etching step simultaneously removes part of the pattern layer 865 to form an appearance as shown in the drawing. Subsequently, as shown in FIG. 12C, the epitaxial layer 110 is etched through the opening of the pattern layer 865 to form a source contact window 977. The heavily doped region 980 is then formed by ion implantation at the bottom of the source contact window 977. Next, a conductive structure (not shown) is formed in the source contact window 977, and the heavily doped region 980 and the source region 160 are electrically connected to complete the manufacturing process of the embodiment.
在前揭各個實施例中,p型重摻雜區係位於源極接觸窗之底部,且大致是位於源極區的下方。不過,本發明並不限於此。如第13圖所示,此p型重摻雜區1080與源極區1060亦可以係交替排列於本體區150之表面層。至於此實施例中之p型重摻雜區1080與源極區1060的製造方法,除了可利用兩道微影步驟分別在本體區150的表面層定義出重摻雜區與源極區的位置外,並分別施以離子植入步驟外;亦可僅利用一道微影步驟來定義重摻雜區或源極區的位置。舉例來說,可先在本體區150之表面層全面植入n型摻雜物,然後再以微影步驟定義出重摻雜區的範圍,並於所定義出來的範圍內植入高濃度的p型摻雜物,使植入區域的導電型由n型轉變為p型。藉此,即可形成交替排列之重摻雜區與源極區。前揭實施例係利用微影步驟定義重摻雜區的範圍,並於定義重摻雜區之步驟前,先於本體之表面層全面植入n型摻雜物。不過,本發明並不限於此。 此微影步驟亦可用以定義源極區的範圍,而前述全面植入步驟亦可係植入p型摻雜物。In the foregoing various embodiments, the p-type heavily doped region is located at the bottom of the source contact window and is located substantially below the source region. However, the invention is not limited thereto. As shown in FIG. 13, the p-type heavily doped region 1080 and the source region 1060 may also be alternately arranged on the surface layer of the body region 150. As for the manufacturing method of the p-type heavily doped region 1080 and the source region 1060 in this embodiment, except for the two lithography steps, the positions of the heavily doped region and the source region are respectively defined in the surface layer of the body region 150. In addition, and separately applied to the ion implantation step; only one lithography step can be used to define the position of the heavily doped region or the source region. For example, an n-type dopant may be fully implanted on the surface layer of the body region 150, and then the range of the heavily doped region is defined by a lithography step, and a high concentration is implanted within the defined range. The p-type dopant converts the conductivity type of the implanted region from n-type to p-type. Thereby, the heavily doped region and the source region which are alternately arranged can be formed. The foregoing embodiment utilizes a lithography step to define the extent of the heavily doped region and to fully implant the n-type dopant prior to the surface layer of the body prior to the step of defining the heavily doped region. However, the invention is not limited thereto. This lithography step can also be used to define the extent of the source region, and the aforementioned full implantation step can also be implanted with a p-type dopant.
如前述,本發明之溝槽式功率半導體元件之製造方法,可以使第一溝槽自對準於P型重摻雜區,以避免對準誤差的產生。其次,本實施例形成於第一溝槽下部分之第二多晶矽結構與介電結構有助於改善閘極溝槽與汲極間電場分佈。同時,搭配形成於介電結構兩側,且延伸至本體底面之重摻雜區,即可在溝槽式功率半導體元件之動態特性的改善與崩潰電壓的維持間,取得良好的平衡。As described above, the method of fabricating the trench power semiconductor device of the present invention can self-align the first trench to the P-type heavily doped region to avoid the occurrence of alignment errors. Secondly, the second polysilicon structure and the dielectric structure formed in the lower portion of the first trench in the embodiment help to improve the electric field distribution between the gate trench and the drain. At the same time, a good balance can be achieved between the improvement of the dynamic characteristics of the trench power semiconductor device and the maintenance of the breakdown voltage by the combination of the heavily doped regions formed on both sides of the dielectric structure and extending to the bottom surface of the body.
惟以上所述者,僅為本發明之較佳實施例而已,當不能以此限定本發明實施之範圍,即大凡依本發明申請專利範圍及發明說明內容所作之簡單的等效變化與修飾,皆仍屬本發明專利涵蓋之範圍內。另外本發明的任一實施例或申請專利範圍不須達成本發明所揭露之全部目的或優點或特點。此外,摘要部分和標題僅是用來輔助專利文件搜尋之用,並非用來限制本發明之權利範圍。The above is only the preferred embodiment of the present invention, and the scope of the invention is not limited thereto, that is, the simple equivalent changes and modifications made by the scope of the invention and the description of the invention are All remain within the scope of the invention patent. In addition, any of the objects or advantages or features of the present invention are not required to be achieved by any embodiment or application of the invention. In addition, the abstract sections and headings are only used to assist in the search of patent documents and are not intended to limit the scope of the invention.
100‧‧‧基板100‧‧‧Substrate
110‧‧‧磊晶層110‧‧‧ epitaxial layer
120‧‧‧閘極溝槽120‧‧ ‧ gate trench
130‧‧‧第一介電層130‧‧‧First dielectric layer
140‧‧‧第一多晶矽結構140‧‧‧First polysilicon structure
150‧‧‧本體區150‧‧‧ body area
160‧‧‧源極區160‧‧‧ source area
165‧‧‧圖案層165‧‧‧pattern layer
180‧‧‧重摻雜區180‧‧‧ heavily doped area
170‧‧‧第一溝槽170‧‧‧First trench
172‧‧‧第二多晶矽結構172‧‧‧Second polysilicon structure
174‧‧‧介電結構174‧‧‧Dielectric structure
175‧‧‧多晶矽結構175‧‧‧ Polycrystalline structure
190,190’‧‧‧導電結構190,190'‧‧‧Electrical structure
276‧‧‧重摻雜多晶矽結構276‧‧‧ heavily doped polysilicon structure
274‧‧‧介電結構274‧‧‧Dielectric structure
375‧‧‧介電層375‧‧‧ dielectric layer
377‧‧‧源極接觸窗377‧‧‧Source contact window
374‧‧‧介電結構374‧‧‧Dielectric structure
380‧‧‧重摻雜區380‧‧‧ heavily doped area
480‧‧‧重摻雜區480‧‧‧ heavily doped area
465,465’‧‧‧圖案層465,465'‧‧‧ pattern layer
580‧‧‧重摻雜區580‧‧‧ heavily doped area
665‧‧‧圖案層665‧‧‧pattern layer
667‧‧‧間隔層結構667‧‧‧ spacer structure
677‧‧‧源極接觸窗677‧‧‧Source contact window
770‧‧‧第一溝槽770‧‧‧first trench
772‧‧‧第二多晶矽結構772‧‧‧Second polycrystalline structure
765‧‧‧介電圖案層765‧‧‧Dielectric pattern layer
777‧‧‧源極接觸窗777‧‧‧Source contact window
720‧‧‧閘極溝槽720‧‧ ‧ gate trench
774‧‧‧介電結構774‧‧‧ dielectric structure
730‧‧‧第一介電層730‧‧‧First dielectric layer
740‧‧‧第一多晶矽結構740‧‧‧First polycrystalline germanium structure
750‧‧‧本體區750‧‧‧ body area
760‧‧‧源極區760‧‧‧ source area
775‧‧‧層間介電層775‧‧‧Interlayer dielectric layer
780‧‧‧重摻雜區780‧‧‧ heavily doped area
820a‧‧‧閘極溝槽820a‧‧ ‧ gate trench
820b‧‧‧第一溝槽820b‧‧‧first trench
830‧‧‧第一介電層830‧‧‧First dielectric layer
840a,840b‧‧‧第一多晶矽結構840a, 840b‧‧‧ first polysilicon structure
865‧‧‧光阻圖案層865‧‧‧ photoresist pattern layer
835‧‧‧介電結構835‧‧‧Dielectric structure
872‧‧‧第二多晶矽結構872‧‧‧Second polysilicon structure
873‧‧‧摻雜區873‧‧‧Doped area
875‧‧‧層間介電層875‧‧‧Interlayer dielectric layer
877‧‧‧源極接觸窗877‧‧‧Source contact window
880,880’‧‧‧重摻雜區880,880'‧‧‧ heavily doped area
890‧‧‧導電結構890‧‧‧Electrical structure
876‧‧‧重摻雜多晶矽結構876‧‧‧ heavily doped polysilicon structure
965‧‧‧介電層965‧‧‧ dielectric layer
977‧‧‧源極接觸窗977‧‧‧Source contact window
935‧‧‧介電結構935‧‧‧ dielectric structure
980‧‧‧重摻雜區980‧‧‧ heavily doped area
990‧‧‧導電結構990‧‧‧Electrical structure
1080‧‧‧重摻雜區1080‧‧‧ heavily doped area
1060‧‧‧源極區1060‧‧‧ source area
第1A至1H圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第一實施例。1A to 1H are views showing a first embodiment of a method of manufacturing a trench type power semiconductor device for improving a breakdown voltage according to the present invention.
第2圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第二實施例。Fig. 2 is a view showing a second embodiment of the manufacturing method of the trench type power semiconductor device for improving the breakdown voltage of the present invention.
第3A與3B圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第三實施例。3A and 3B are views showing a third embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第3C圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第四實施例。Fig. 3C is a view showing a fourth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第4A至4C圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第五實施例。4A to 4C are views showing a fifth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第5A與5B圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第六實施例。5A and 5B are views showing a sixth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第6圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第七實施例。Fig. 6 is a view showing a seventh embodiment of the manufacturing method of the trench type power semiconductor device for improving the breakdown voltage of the present invention.
第7A與7B圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第八實施例。7A and 7B are views showing an eighth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第8A至8E圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第九實施例。8A to 8E are views showing a ninth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第9A至9F圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十實施例。9A to 9F are diagrams showing a tenth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
第10A至10C圖係第9E圖之p型重摻雜區之製造方法之另外三種不同的實施例。Figures 10A through 10C are three other different embodiments of the method of fabricating the p-type heavily doped region of Figure 9E.
第11圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十一實施例。Fig. 11 is a view showing an eleventh embodiment of a method of manufacturing a trench type power semiconductor device for improving a breakdown voltage according to the present invention.
第12A至12C圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十二實施例。12A to 12C are views showing a twelfth embodiment of a method of manufacturing a trench type power semiconductor device for improving a breakdown voltage according to the present invention.
第13圖顯示本發明改善崩潰電壓之溝槽式功率半導體元件之製造方法之第十三實施例。Fig. 13 is a view showing a thirteenth embodiment of the method of manufacturing the trench type power semiconductor device of the present invention for improving the breakdown voltage.
100‧‧‧基板100‧‧‧Substrate
110‧‧‧磊晶層110‧‧‧ epitaxial layer
130‧‧‧第一介電層130‧‧‧First dielectric layer
140‧‧‧第一多晶矽結構140‧‧‧First polysilicon structure
150‧‧‧本體區150‧‧‧ body area
160‧‧‧源極區160‧‧‧ source area
165‧‧‧圖案層165‧‧‧pattern layer
180‧‧‧重摻雜區180‧‧‧ heavily doped area
172‧‧‧第二多晶矽結構172‧‧‧Second polysilicon structure
174‧‧‧介電結構174‧‧‧Dielectric structure
190‧‧‧導電結構190‧‧‧Electrical structure
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100137607A TWI419334B (en) | 2011-10-18 | 2011-10-18 | Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof |
CN201210042380.6A CN103066102B (en) | 2011-10-18 | 2012-02-23 | Groove type power semiconductor element for raising breakdown voltage and its manufacturing method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100137607A TWI419334B (en) | 2011-10-18 | 2011-10-18 | Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201318166A TW201318166A (en) | 2013-05-01 |
TWI419334B true TWI419334B (en) | 2013-12-11 |
Family
ID=48108652
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW100137607A TWI419334B (en) | 2011-10-18 | 2011-10-18 | Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN103066102B (en) |
TW (1) | TWI419334B (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2015033181A1 (en) * | 2013-09-05 | 2015-03-12 | Freescale Semiconductor, Inc. | A power field effect transistor, a power field effect transistor device and a method of manufacturing a power field effect transistor |
DE102015221054A1 (en) * | 2015-10-28 | 2017-05-04 | Robert Bosch Gmbh | Power MOSFET and method of making a power MOSFET |
JP6624973B2 (en) * | 2016-03-03 | 2019-12-25 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW392306B (en) * | 1997-03-03 | 2000-06-01 | Magepower Taiwan Corp | Improved structure and fabrication process to provide effective channel-stop in termination areas for trenched power transistors |
TW456049B (en) * | 2000-09-05 | 2001-09-21 | Ind Tech Res Inst | Trench-type metal oxide semiconductor stop structure |
TW588460B (en) * | 2003-01-24 | 2004-05-21 | Ind Tech Res Inst | Trench power MOSFET and method of making the same |
TWI312576B (en) * | 2006-04-29 | 2009-07-21 | Alpha & Omega Semiconductor Limite | Enhancing schottky breakdown voltage (bv) without affecting an integrated mosfet-schottky device layout |
TWI344214B (en) * | 2007-08-01 | 2011-06-21 |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4932088B2 (en) * | 2001-02-19 | 2012-05-16 | ルネサスエレクトロニクス株式会社 | Insulated gate type semiconductor device manufacturing method |
CN102201366B (en) * | 2010-03-23 | 2013-03-27 | 科轩微电子股份有限公司 | Trench type power semiconductor structure with Schottky diode and manufacturing method thereof |
-
2011
- 2011-10-18 TW TW100137607A patent/TWI419334B/en active
-
2012
- 2012-02-23 CN CN201210042380.6A patent/CN103066102B/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW392306B (en) * | 1997-03-03 | 2000-06-01 | Magepower Taiwan Corp | Improved structure and fabrication process to provide effective channel-stop in termination areas for trenched power transistors |
TW456049B (en) * | 2000-09-05 | 2001-09-21 | Ind Tech Res Inst | Trench-type metal oxide semiconductor stop structure |
TW588460B (en) * | 2003-01-24 | 2004-05-21 | Ind Tech Res Inst | Trench power MOSFET and method of making the same |
TWI312576B (en) * | 2006-04-29 | 2009-07-21 | Alpha & Omega Semiconductor Limite | Enhancing schottky breakdown voltage (bv) without affecting an integrated mosfet-schottky device layout |
TWI344214B (en) * | 2007-08-01 | 2011-06-21 |
Also Published As
Publication number | Publication date |
---|---|
CN103066102B (en) | 2016-05-04 |
TW201318166A (en) | 2013-05-01 |
CN103066102A (en) | 2013-04-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN103311299B (en) | There is the dhield grid MOSFET device of infundibulate groove | |
TWI421923B (en) | Fabrication method of trenched power semiconductor device with source trench | |
TWI470790B (en) | Trench gate mosfet | |
TWI407564B (en) | Power semiconductor with trench bottom poly and fabrication method thereof | |
WO2014112015A1 (en) | Semiconductor device and method for manufacturing same | |
JP2010505270A (en) | Power MOSFET with recessed field plate | |
US9698248B2 (en) | Power MOS transistor and manufacturing method therefor | |
TW201312755A (en) | Vertical gate LDMOS device | |
JP2014135494A (en) | Semiconductor element having dual parallel channel structure and method of manufacturing the same | |
KR101832334B1 (en) | Semiconductor device and method for fabricating the same | |
US9853099B1 (en) | Double diffused metal oxide semiconductor device and manufacturing method thereof | |
TW201737356A (en) | Method for producing semiconductor device, and semiconductor device | |
TWI599041B (en) | Metal oxide semiconductor field effect transistor power device with bottom gate and method for the same | |
CN104517848A (en) | LDMOS (lateral double-diffused metal oxide semiconductor) transistor structure and formation method thereof | |
TWI802048B (en) | Ldmos transistor and manufacturing method thereof | |
TWI419334B (en) | Trenched power mosfet with enhanced breakdown voltage and fabrication method thereof | |
TWI644428B (en) | Vdmos and method for making the same | |
CN102956481B (en) | There is the manufacture method of the groove type power semiconductor component of source electrode groove | |
US8354315B2 (en) | Fabrication method of a power semicondutor structure with schottky diode | |
US9214531B2 (en) | Trenched power MOSFET with enhanced breakdown voltage and fabrication method thereof | |
JPWO2007034547A1 (en) | Trench gate power MOSFET | |
KR102532028B1 (en) | Manufacturing method of semiconductor superjunction device | |
US8421149B2 (en) | Trench power MOSFET structure with high switching speed and fabrication method thereof | |
TWI458022B (en) | Fabrication method of trenched power semiconductor structure with low gate charge | |
TWI435449B (en) | Trenched power semiconductor device and fabrication method thereof |