TWI316179B - Memory page control - Google Patents
Memory page controlInfo
- Publication number
- TWI316179B TWI316179B TW093100149A TW93100149A TWI316179B TW I316179 B TWI316179 B TW I316179B TW 093100149 A TW093100149 A TW 093100149A TW 93100149 A TW93100149 A TW 93100149A TW I316179 B TWI316179 B TW I316179B
- Authority
- TW
- Taiwan
- Prior art keywords
- memory page
- page control
- control
- memory
- page
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/0215—Addressing or allocation; Relocation with look ahead addressing means
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Information Transfer Systems (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/364,280 US7469316B2 (en) | 2003-02-10 | 2003-02-10 | Buffered writes and memory page control |
Publications (2)
Publication Number | Publication Date |
---|---|
TW200508859A TW200508859A (en) | 2005-03-01 |
TWI316179B true TWI316179B (en) | 2009-10-21 |
Family
ID=32824415
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW093100149A TWI316179B (en) | 2003-02-10 | 2004-01-05 | Memory page control |
Country Status (7)
Country | Link |
---|---|
US (1) | US7469316B2 (zh) |
EP (1) | EP1593042A2 (zh) |
JP (1) | JP2006514385A (zh) |
KR (1) | KR100824487B1 (zh) |
CN (1) | CN1742264A (zh) |
TW (1) | TWI316179B (zh) |
WO (1) | WO2004072781A2 (zh) |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7133972B2 (en) | 2002-06-07 | 2006-11-07 | Micron Technology, Inc. | Memory hub with internal cache and/or memory access prediction |
US7117316B2 (en) | 2002-08-05 | 2006-10-03 | Micron Technology, Inc. | Memory hub and access method having internal row caching |
US6888777B2 (en) * | 2002-08-27 | 2005-05-03 | Intel Corporation | Address decode |
US7159066B2 (en) * | 2002-08-27 | 2007-01-02 | Intel Corporation | Precharge suggestion |
US6820181B2 (en) | 2002-08-29 | 2004-11-16 | Micron Technology, Inc. | Method and system for controlling memory accesses to memory modules having a memory hub architecture |
US7120765B2 (en) * | 2002-10-30 | 2006-10-10 | Intel Corporation | Memory transaction ordering |
US7120727B2 (en) | 2003-06-19 | 2006-10-10 | Micron Technology, Inc. | Reconfigurable memory module and method |
US7260685B2 (en) | 2003-06-20 | 2007-08-21 | Micron Technology, Inc. | Memory hub and access method having internal prefetch buffers |
US7389364B2 (en) | 2003-07-22 | 2008-06-17 | Micron Technology, Inc. | Apparatus and method for direct memory access in a hub-based memory system |
US7076617B2 (en) * | 2003-09-30 | 2006-07-11 | Intel Corporation | Adaptive page management |
US7120743B2 (en) | 2003-10-20 | 2006-10-10 | Micron Technology, Inc. | Arbitration system and method for memory responses in a hub-based memory system |
US7310703B2 (en) * | 2003-10-23 | 2007-12-18 | Hewlett-Packard Development Company, L.P. | Methods of reading and writing data |
US7457936B2 (en) * | 2003-11-19 | 2008-11-25 | Intel Corporation | Memory access instruction vectorization |
US7330992B2 (en) | 2003-12-29 | 2008-02-12 | Micron Technology, Inc. | System and method for read synchronization of memory modules |
US7188219B2 (en) * | 2004-01-30 | 2007-03-06 | Micron Technology, Inc. | Buffer control system and method for a memory system having outstanding read and write request buffers |
US7788451B2 (en) * | 2004-02-05 | 2010-08-31 | Micron Technology, Inc. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US7257683B2 (en) | 2004-03-24 | 2007-08-14 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US7519788B2 (en) | 2004-06-04 | 2009-04-14 | Micron Technology, Inc. | System and method for an asynchronous data buffer having buffer write and read pointers |
US20060080574A1 (en) * | 2004-10-08 | 2006-04-13 | Yasushi Saito | Redundant data storage reconfiguration |
US7353301B2 (en) * | 2004-10-29 | 2008-04-01 | Intel Corporation | Methodology and apparatus for implementing write combining |
JP4804803B2 (ja) * | 2005-06-08 | 2011-11-02 | 京セラミタ株式会社 | メモリアクセス制御装置及びコンピュータプログラム |
JP4569628B2 (ja) * | 2007-12-28 | 2010-10-27 | 日本電気株式会社 | ロードストアキューの制御方法及びその制御システム |
JP2009157887A (ja) * | 2007-12-28 | 2009-07-16 | Nec Corp | ロードストアキューの制御方法及びその制御システム |
US7957216B2 (en) * | 2008-09-30 | 2011-06-07 | Intel Corporation | Common memory device for variable device width and scalable pre-fetch and page size |
US8838901B2 (en) | 2010-05-07 | 2014-09-16 | International Business Machines Corporation | Coordinated writeback of dirty cachelines |
US8683128B2 (en) | 2010-05-07 | 2014-03-25 | International Business Machines Corporation | Memory bus write prioritization |
US8996817B2 (en) * | 2012-07-12 | 2015-03-31 | Harman International Industries, Inc. | Memory access system |
US10474389B2 (en) * | 2016-07-05 | 2019-11-12 | Hewlett Packard Enterprise Development Lp | Write tracking for memories |
CN113287098A (zh) | 2019-03-26 | 2021-08-20 | 拉姆伯斯公司 | 多精度存储器系统 |
US20230401164A1 (en) * | 2022-06-09 | 2023-12-14 | Texas Instruments Incorporated | Methods and apparatus to estimate consumed memory bandwidth |
CN116991611B (zh) * | 2023-05-22 | 2024-06-25 | 苏州科美存储技术有限公司 | 一种存储页细分状态识别方法、系统、设备及存储介质 |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4354232A (en) * | 1977-12-16 | 1982-10-12 | Honeywell Information Systems Inc. | Cache memory command buffer circuit |
US6505282B1 (en) * | 1994-11-30 | 2003-01-07 | Intel Corporation | Method and apparatus for determining memory types of a multi-type memory subsystem where memory of the different types are accessed using column control signals with different timing characteristics |
US6725349B2 (en) * | 1994-12-23 | 2004-04-20 | Intel Corporation | Method and apparatus for controlling of a memory subsystem installed with standard page mode memory and an extended data out memory |
TW388982B (en) | 1995-03-31 | 2000-05-01 | Samsung Electronics Co Ltd | Memory controller which executes read and write commands out of order |
US5666494A (en) * | 1995-03-31 | 1997-09-09 | Samsung Electronics Co., Ltd. | Queue management mechanism which allows entries to be processed in any order |
US5603010A (en) * | 1995-12-28 | 1997-02-11 | Intel Corporation | Performing speculative system memory reads prior to decoding device code |
US5950229A (en) * | 1997-03-12 | 1999-09-07 | Micron Electronics, Inc. | System for accelerating memory bandwidth |
US6128716A (en) * | 1998-01-23 | 2000-10-03 | Motorola Inc. | Memory controller with continuous page mode and method therefor |
US6742098B1 (en) * | 2000-10-03 | 2004-05-25 | Intel Corporation | Dual-port buffer-to-memory interface |
US6269433B1 (en) * | 1998-04-29 | 2001-07-31 | Compaq Computer Corporation | Memory controller using queue look-ahead to reduce memory latency |
US6219765B1 (en) * | 1998-08-03 | 2001-04-17 | Micron Technology, Inc. | Memory paging control apparatus |
US6219764B1 (en) * | 1998-08-03 | 2001-04-17 | Micron Technology, Inc. | Memory paging control method |
US6556952B1 (en) * | 2000-05-04 | 2003-04-29 | Advanced Micro Devices, Inc. | Performance monitoring and optimizing of controller parameters |
US6400631B1 (en) * | 2000-09-15 | 2002-06-04 | Intel Corporation | Circuit, system and method for executing a refresh in an active memory bank |
US6697888B1 (en) * | 2000-09-29 | 2004-02-24 | Intel Corporation | Buffering and interleaving data transfer between a chipset and memory modules |
US6553449B1 (en) * | 2000-09-29 | 2003-04-22 | Intel Corporation | System and method for providing concurrent row and column commands |
US6785793B2 (en) * | 2001-09-27 | 2004-08-31 | Intel Corporation | Method and apparatus for memory access scheduling to reduce memory access latency |
US6507530B1 (en) * | 2001-09-28 | 2003-01-14 | Intel Corporation | Weighted throttling mechanism with rank based throttling for a memory system |
US6766385B2 (en) * | 2002-01-07 | 2004-07-20 | Intel Corporation | Device and method for maximizing performance on a memory interface with a variable number of channels |
US6795899B2 (en) * | 2002-03-22 | 2004-09-21 | Intel Corporation | Memory system with burst length shorter than prefetch length |
US20040015645A1 (en) * | 2002-07-19 | 2004-01-22 | Dodd James M. | System, apparatus, and method for a flexible DRAM architecture |
US7159066B2 (en) * | 2002-08-27 | 2007-01-02 | Intel Corporation | Precharge suggestion |
US6888777B2 (en) * | 2002-08-27 | 2005-05-03 | Intel Corporation | Address decode |
KR100472416B1 (ko) * | 2002-11-01 | 2005-03-11 | 삼성전자주식회사 | 패킷 플로우 제어 장치 및 방법 |
US7404047B2 (en) * | 2003-05-27 | 2008-07-22 | Intel Corporation | Method and apparatus to improve multi-CPU system performance for accesses to memory |
-
2003
- 2003-02-10 US US10/364,280 patent/US7469316B2/en not_active Expired - Fee Related
-
2004
- 2004-01-02 WO PCT/US2004/000032 patent/WO2004072781A2/en active Application Filing
- 2004-01-02 CN CNA2004800027723A patent/CN1742264A/zh active Pending
- 2004-01-02 EP EP04700072A patent/EP1593042A2/en not_active Withdrawn
- 2004-01-02 JP JP2005518463A patent/JP2006514385A/ja active Pending
- 2004-01-02 KR KR1020057014759A patent/KR100824487B1/ko not_active IP Right Cessation
- 2004-01-05 TW TW093100149A patent/TWI316179B/zh not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
TW200508859A (en) | 2005-03-01 |
US7469316B2 (en) | 2008-12-23 |
EP1593042A2 (en) | 2005-11-09 |
US20040158677A1 (en) | 2004-08-12 |
KR100824487B1 (ko) | 2008-04-22 |
JP2006514385A (ja) | 2006-04-27 |
CN1742264A (zh) | 2006-03-01 |
WO2004072781A2 (en) | 2004-08-26 |
WO2004072781A3 (en) | 2005-05-26 |
KR20050108352A (ko) | 2005-11-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI316179B (en) | Memory page control | |
DE602004020504D1 (de) | Speichersteuerung | |
GB2418535B (en) | Non-volatile memory device | |
GB2407650B (en) | Control system | |
GB0201228D0 (en) | Access control | |
EP1652700A4 (en) | STABILIZER CONTROL UNIT | |
GB0325788D0 (en) | Memory allocation | |
GB2405163B (en) | Well control means | |
GB0304297D0 (en) | Document control | |
EP1689058A4 (en) | CONTROL MODULE | |
EP1694922A4 (en) | SEDIMENT CONTROL | |
EP1636694A4 (en) | REMOTE ACCESS CONTROL FEATURE TO LIMIT ACCESS TO CONFIGURATION FILE ELEMENTS | |
GB0208877D0 (en) | Behicle control | |
GB2406686B (en) | Content addressable memory | |
IL169631A (en) | Efficient memory controller | |
GB2411264B (en) | Direct memory access control | |
GB0327641D0 (en) | Control arrangement | |
AU150572S (en) | Control unit | |
GB0204681D0 (en) | Ink-key control | |
GB0511237D0 (en) | Control unit | |
GB0204509D0 (en) | Memory addressing | |
IL154658A0 (en) | Dedicated nonvolatile memory | |
GB2409072B (en) | Memory module | |
GB0310308D0 (en) | Pet access control | |
ZA200501433B (en) | Access control arrangement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |