TW369746B - Surround circuit - Google Patents

Surround circuit

Info

Publication number
TW369746B
TW369746B TW086116298A TW86116298A TW369746B TW 369746 B TW369746 B TW 369746B TW 086116298 A TW086116298 A TW 086116298A TW 86116298 A TW86116298 A TW 86116298A TW 369746 B TW369746 B TW 369746B
Authority
TW
Taiwan
Prior art keywords
circuit
signals
conversion
conversion circuit
output
Prior art date
Application number
TW086116298A
Other languages
English (en)
Inventor
Masato Onaya
Original Assignee
Sanyo Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP8302192A external-priority patent/JPH10143184A/ja
Priority claimed from JP8320356A external-priority patent/JPH10161688A/ja
Priority claimed from JP8320358A external-priority patent/JPH10161689A/ja
Application filed by Sanyo Electric Co filed Critical Sanyo Electric Co
Application granted granted Critical
Publication of TW369746B publication Critical patent/TW369746B/zh

Links

Classifications

    • GPHYSICS
    • G10MUSICAL INSTRUMENTS; ACOUSTICS
    • G10KSOUND-PRODUCING DEVICES; METHODS OR DEVICES FOR PROTECTING AGAINST, OR FOR DAMPING, NOISE OR OTHER ACOUSTIC WAVES IN GENERAL; ACOUSTICS NOT OTHERWISE PROVIDED FOR
    • G10K15/00Acoustics not otherwise provided for
    • G10K15/08Arrangements for producing a reverberation or echo sound
    • G10K15/12Arrangements for producing a reverberation or echo sound using electronic time-delay networks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04SSTEREOPHONIC SYSTEMS 
    • H04S7/00Indicating arrangements; Control arrangements, e.g. balance control
    • H04S7/30Control circuits for electronic adaptation of the sound field
    • H04S7/305Electronic adaptation of stereophonic audio signals to reverberation of the listening space

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Acoustics & Sound (AREA)
  • Multimedia (AREA)
  • Stereophonic System (AREA)
  • Analogue/Digital Conversion (AREA)
TW086116298A 1996-11-13 1997-11-04 Surround circuit TW369746B (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP8302192A JPH10143184A (ja) 1996-11-13 1996-11-13 サラウンド回路
JP8320356A JPH10161688A (ja) 1996-11-29 1996-11-29 サラウンド回路
JP8320358A JPH10161689A (ja) 1996-11-29 1996-11-29 サラウンド回路

Publications (1)

Publication Number Publication Date
TW369746B true TW369746B (en) 1999-09-11

Family

ID=27338512

Family Applications (1)

Application Number Title Priority Date Filing Date
TW086116298A TW369746B (en) 1996-11-13 1997-11-04 Surround circuit

Country Status (4)

Country Link
US (1) US6118394A (zh)
EP (1) EP0843503A3 (zh)
CN (1) CN1146298C (zh)
TW (1) TW369746B (zh)

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3374765B2 (ja) * 1998-09-22 2003-02-10 ヤマハ株式会社 ディジタルエコー回路
US8692844B1 (en) 2000-09-28 2014-04-08 Nvidia Corporation Method and system for efficient antialiased rendering
WO2004093494A1 (en) * 2003-04-17 2004-10-28 Koninklijke Philips Electronics N.V. Audio signal generation
SE0301273D0 (sv) * 2003-04-30 2003-04-30 Coding Technologies Sweden Ab Advanced processing based on a complex-exponential-modulated filterbank and adaptive time signalling methods
US8732644B1 (en) 2003-09-15 2014-05-20 Nvidia Corporation Micro electro mechanical switch system and method for testing and configuring semiconductor functional circuits
US8788996B2 (en) * 2003-09-15 2014-07-22 Nvidia Corporation System and method for configuring semiconductor functional circuits
US8775997B2 (en) 2003-09-15 2014-07-08 Nvidia Corporation System and method for testing and configuring semiconductor functional circuits
CN100454786C (zh) * 2003-11-19 2009-01-21 华为技术有限公司 一种对延时进行模拟的装置及方法
US8711161B1 (en) 2003-12-18 2014-04-29 Nvidia Corporation Functional component compensation reconfiguration system and method
US8723231B1 (en) 2004-09-15 2014-05-13 Nvidia Corporation Semiconductor die micro electro-mechanical switch management system and method
US8711156B1 (en) 2004-09-30 2014-04-29 Nvidia Corporation Method and system for remapping processing elements in a pipeline of a graphics processing unit
US8427496B1 (en) 2005-05-13 2013-04-23 Nvidia Corporation Method and system for implementing compression across a graphics bus interconnect
US8698811B1 (en) 2005-12-15 2014-04-15 Nvidia Corporation Nested boustrophedonic patterns for rasterization
US8390645B1 (en) 2005-12-19 2013-03-05 Nvidia Corporation Method and system for rendering connecting antialiased line segments
US9117309B1 (en) 2005-12-19 2015-08-25 Nvidia Corporation Method and system for rendering polygons with a bounding box in a graphics processor unit
US8928676B2 (en) * 2006-06-23 2015-01-06 Nvidia Corporation Method for parallel fine rasterization in a raster stage of a graphics pipeline
US8477134B1 (en) 2006-06-30 2013-07-02 Nvidia Corporation Conservative triage of polygon status using low precision edge evaluation and high precision edge evaluation
US8427487B1 (en) 2006-11-02 2013-04-23 Nvidia Corporation Multiple tile output using interface compression in a raster stage
US8482567B1 (en) 2006-11-03 2013-07-09 Nvidia Corporation Line rasterization techniques
US8724483B2 (en) * 2007-10-22 2014-05-13 Nvidia Corporation Loopback configuration for bi-directional interfaces
US8063903B2 (en) * 2007-11-09 2011-11-22 Nvidia Corporation Edge evaluation techniques for graphics hardware
US9064333B2 (en) 2007-12-17 2015-06-23 Nvidia Corporation Interrupt handling techniques in the rasterizer of a GPU
US8780123B2 (en) 2007-12-17 2014-07-15 Nvidia Corporation Interrupt handling techniques in the rasterizer of a GPU
US8681861B2 (en) 2008-05-01 2014-03-25 Nvidia Corporation Multistandard hardware video encoder
US8923385B2 (en) 2008-05-01 2014-12-30 Nvidia Corporation Rewind-enabled hardware encoder
US20110063309A1 (en) * 2009-09-16 2011-03-17 Nvidia Corporation User interface for co-processing techniques on heterogeneous graphics processing units
US9530189B2 (en) 2009-12-31 2016-12-27 Nvidia Corporation Alternate reduction ratios and threshold mechanisms for framebuffer compression
US9331869B2 (en) 2010-03-04 2016-05-03 Nvidia Corporation Input/output request packet handling techniques by a device specific kernel mode driver
US9171350B2 (en) 2010-10-28 2015-10-27 Nvidia Corporation Adaptive resolution DGPU rendering to provide constant framerate with free IGPU scale up
US9607407B2 (en) 2012-12-31 2017-03-28 Nvidia Corporation Variable-width differential memory compression
US9591309B2 (en) 2012-12-31 2017-03-07 Nvidia Corporation Progressive lossy memory compression
US9710894B2 (en) 2013-06-04 2017-07-18 Nvidia Corporation System and method for enhanced multi-sample anti-aliasing
US9832388B2 (en) 2014-08-04 2017-11-28 Nvidia Corporation Deinterleaving interleaved high dynamic range image by using YUV interpolation

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3023277A (en) * 1957-09-19 1962-02-27 Bell Telephone Labor Inc Reduction of sampling rate in pulse code transmission
US4035783A (en) * 1975-11-12 1977-07-12 Clifford Earl Mathewson Analog delay circuit
US4281574A (en) * 1978-03-13 1981-08-04 Kawai Musical Instrument Mfg. Co. Ltd. Signal delay tone synthesizer
JPS6037660B2 (ja) * 1980-05-06 1985-08-27 日本ビクター株式会社 音声信号の近似圧縮方式
EP0206743A3 (en) * 1985-06-20 1990-04-25 Texas Instruments Incorporated Zero fall-through time asynchronous fifo buffer with nonambiguous empty/full resolution
US5218710A (en) * 1989-06-19 1993-06-08 Pioneer Electronic Corporation Audio signal processing system having independent and distinct data buses for concurrently transferring audio signal data to provide acoustic control
JP3092808B2 (ja) * 1989-12-20 2000-09-25 カシオ計算機株式会社 電子弦楽器
US5444784A (en) * 1992-05-26 1995-08-22 Pioneer Electronic Corporation Acoustic signal processing unit
US5576709A (en) * 1993-06-30 1996-11-19 Sanyo Electric Co., Ltd. Delay circuit using a digital memory
JP2989431B2 (ja) * 1993-07-21 1999-12-13 三洋電機株式会社 遅延回路
US5469508A (en) * 1993-10-04 1995-11-21 Iowa State University Research Foundation, Inc. Audio signal processor

Also Published As

Publication number Publication date
CN1195958A (zh) 1998-10-14
EP0843503A2 (en) 1998-05-20
EP0843503A3 (en) 2005-01-05
CN1146298C (zh) 2004-04-14
US6118394A (en) 2000-09-12

Similar Documents

Publication Publication Date Title
TW369746B (en) Surround circuit
MY125782A (en) Operating device
ATE359687T1 (de) Audiosignalgenerierung
TW430778B (en) Voice converter with extraction and modification of attribute data
WO2002023358A3 (en) Digital system of adjusting delays on circuit boards
ATE282259T1 (de) A/d-umsetzerkalibrierung
JPS52132723A (en) Solid state pick up unit
BR9201712A (pt) Conversor de frequencia de amostragem
AU4509797A (en) Input signal reading circuit having a small delay and a high fidelity
CA2257047A1 (en) Auto audio/video output circuit with multiple audio/video inputs
WO1999050678A3 (de) Verfahren und anordnung zur verarbeitung mindestens eines analogen, mehrere frequenzbereiche umfassenden signals
WO2002057927A3 (en) Input/output cell with a programmable delay element
WO2002047273A3 (de) Analog-digital-wandler und verfahren zur wandlung eines analogsignals in ein digitalsignal
WO1997009788A3 (en) A/d conversion with folding and interpolation
WO1997033369A3 (en) Reduced complexity signal converter
HK1052590A1 (zh) 數/模轉換方法和數/模轉換器
TW335476B (en) A device for adding treble to songs
AU1526097A (en) Test generation using signal flow graphs
TW287237B (en) The circuit inspector
GB9906661D0 (en) Interface circuit
EP0875992A3 (en) Digital filter with long impulse response
KR900015524A (ko) 텔리비젼의 수직 윤곽 보정 회로
DE19680271T1 (de) Variable Verzögerungsschaltung und Zeitsignal-Erzeugungsschaltung
JPS5476116A (en) Signal interpolation circuit
TW253988B (en) IC voltage converting structure

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees