TW202133363A - Embedded semiconductor package and packaging method thereof - Google Patents

Embedded semiconductor package and packaging method thereof Download PDF

Info

Publication number
TW202133363A
TW202133363A TW109106531A TW109106531A TW202133363A TW 202133363 A TW202133363 A TW 202133363A TW 109106531 A TW109106531 A TW 109106531A TW 109106531 A TW109106531 A TW 109106531A TW 202133363 A TW202133363 A TW 202133363A
Authority
TW
Taiwan
Prior art keywords
dielectric layer
layer
thermosetting dielectric
embedded semiconductor
thermosetting
Prior art date
Application number
TW109106531A
Other languages
Chinese (zh)
Inventor
翁肇甫
Original Assignee
力成科技股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 力成科技股份有限公司 filed Critical 力成科技股份有限公司
Priority to TW109106531A priority Critical patent/TW202133363A/en
Publication of TW202133363A publication Critical patent/TW202133363A/en

Links

Images

Abstract

The present invention relates to an embedded semiconductor package and packaging method thereof. In the packaging method, a thermosetting dielectric layer is laminated on a carrier and multiple chips are mounted on the carrier by the thermosetting dielectric layer. After then, the thermosetting dielectric layer is solidified by heating step and then a molding compound is formed to encapsulate the chips. The carrier is removed to show a flat surface of the solidified thermosetting dielectric layer and a laser opening step and RDL forming step is continually executed on the flat surface. Therefore, an RDL is accurately and electrically connected to pads of the chips.

Description

嵌入式半導體封裝結構及其封裝方法Embedded semiconductor packaging structure and packaging method thereof

本發明係關於一種嵌入式半導體封裝結構及其封裝方法,尤指一種嵌入式晶圓級球格陣列或面板級球格陣列半導體封裝結構及其封裝方法。The invention relates to an embedded semiconductor packaging structure and its packaging method, in particular to an embedded wafer-level ball grid array or panel-level ball grid array semiconductor packaging structure and its packaging method.

目前嵌入式晶圓級球格陣列或面板級球格陣列半導體封裝方法可大量生產封裝尺寸更小的半導體封裝結構,由於封裝製程步驟的精度提升,部分製程步驟的誤差造成封裝良率不佳。The current embedded wafer-level ball grid array or panel-level ball grid array semiconductor packaging method can mass produce semiconductor packaging structures with smaller package sizes. Due to the improvement of the accuracy of the packaging process steps, the error of some process steps causes poor packaging yield.

請參閱圖3A至圖3H所示,一種嵌入式面板級球格陣列半導體封裝方法,如圖3A所示,準備一具有離形層71的載板70,於該離形層71上以塗佈方式將一熱塑性膠材72’塗佈形成一黏膠層72,如圖3B所示。接著,如圖3C所示,將多顆晶片80黏著於該黏膠層72上,再進行壓模製程,如圖3D所示,形成一封膠體81以覆蓋該些晶片80。再如圖3E所示,於封膠體81的頂面黏著另一載板73,並移除原載板70及其上黏膠層72。Please refer to FIG. 3A to FIG. 3H, an embedded panel-level ball grid array semiconductor packaging method. As shown in FIG. 3A, a carrier 70 with a release layer 71 is prepared, and the release layer 71 is coated In this way, a thermoplastic adhesive material 72' is coated to form an adhesive layer 72, as shown in FIG. 3B. Then, as shown in FIG. 3C, a plurality of chips 80 are adhered to the adhesive layer 72, and then a compression molding process is performed. As shown in FIG. 3D, a sealant 81 is formed to cover the chips 80. As shown in FIG. 3E, another carrier board 73 is adhered to the top surface of the sealing compound 81, and the original carrier board 70 and its upper adhesive layer 72 are removed.

由於圖3C的該些晶片80於壓合黏著於該黏膠層72的力道不一,且該黏膠層72於圖3D進行壓模高溫製程時會軟化,造成晶片80位置偏移,如圖3E所示,該些晶片80並不齊平;接著,如圖3F所示,形成一介電絕緣層90於對該些晶片80上,由於該些晶片80不齊平,故而該介電絕緣層90的上表面901無法形成一平坦面。再如圖3G所示,於該介電絕緣層90上再形成一光阻層91,該光阻層91亦不平坦,接著配合曝光顯影製程對該介電絕緣層90進行開孔902,如圖3H所示,開孔902大小W1、W2與形狀不一致,且開孔902位置即無法對準各該晶片80的對應接點801,如圖3I所示,導致部分接點801僅有部分外露,對於後續重佈線製程進行,有很大的機率使重佈線無法與對應晶片接點順利電性連接。Since the chips 80 of FIG. 3C are pressed and adhered to the adhesive layer 72 with different strengths, and the adhesive layer 72 will be softened during the high-temperature molding process of FIG. 3D, causing the position of the chip 80 to shift, as shown in FIG. As shown in 3E, the wafers 80 are not flush; then, as shown in FIG. 3F, a dielectric insulating layer 90 is formed on the wafers 80. Since the wafers 80 are not flush, the dielectric insulation The upper surface 901 of the layer 90 cannot form a flat surface. As shown in FIG. 3G, a photoresist layer 91 is formed on the dielectric insulating layer 90, and the photoresist layer 91 is also uneven. Then, the dielectric insulating layer 90 is opened with holes 902 according to the exposure and development process, such as As shown in FIG. 3H, the size W1 and W2 of the opening 902 are not consistent with the shape, and the position of the opening 902 cannot be aligned with the corresponding contact 801 of each chip 80. As shown in FIG. 3I, only part of the contact 801 is exposed. For the subsequent rewiring process, there is a high probability that the rewiring cannot be electrically connected to the corresponding chip contacts smoothly.

因此,對於目前嵌入式晶圓級球格陣列或面板級球格陣列半導體封裝方法必須進一步改良,確保晶片接點與重佈線層的良好電性連接。Therefore, the current embedded wafer-level ball grid array or panel-level ball grid array semiconductor packaging method must be further improved to ensure good electrical connection between the chip contacts and the redistribution layer.

有鑑於上述嵌入式晶圓級球格陣列或面板級球格陣列半導體封裝結構的缺點,本發明主要目的係提供一種新的嵌入式半導體封裝結構及其製法,其重佈線層可精確與晶片接點對位並有良好的電性連接。In view of the shortcomings of the above-mentioned embedded wafer-level ball grid array or panel-level ball grid array semiconductor package structure, the main purpose of the present invention is to provide a new embedded semiconductor package structure and its manufacturing method, whose rewiring layer can be accurately connected to the chip. Point alignment and good electrical connection.

欲達上述目的所使用的主要技術手段係令該嵌入式半導體封裝結構包含有: 一重佈線層,係包含一第一表面及一第二表面;其中該第二表面係形成有多個外連接件; 一熱固性介電層,係包含有一平坦面及多個開孔,該平坦面係連接該重佈線層的第一表面,而各該開孔內形成有金屬柱以與該重佈線層內部對應金屬線路連接; 一晶片,係設置在該熱固性介電層上,並包含有多個接點,各該接點係對應並連接該熱固性介電層之開口的金屬柱;以及 一封膠層,係形成該熱固性介電層上,並包覆該晶片於其中。The main technical means used to achieve the above purpose is to make the embedded semiconductor package structure include: A redistribution layer includes a first surface and a second surface; wherein the second surface is formed with a plurality of external connections; A thermosetting dielectric layer includes a flat surface and a plurality of openings, the flat surface is connected to the first surface of the redistribution layer, and each of the openings is formed with a metal pillar to correspond to the metal inside the redistribution layer Line connection A chip is arranged on the thermoset dielectric layer and includes a plurality of contacts, each of the contacts corresponds to and connects to the metal pillars of the openings of the thermoset dielectric layer; and The sealant layer is formed on the thermosetting dielectric layer and covers the chip therein.

由上述說明可知,本發明主要使用該熱固性介電層,可於製程過程中提供該重佈線層一平坦面,即該熱固性介電層與重佈線層連接的表面為平坦面,以確保該重佈線層與該晶片接點之間的接合對位。It can be seen from the above description that the present invention mainly uses the thermosetting dielectric layer to provide a flat surface of the redistribution layer during the manufacturing process, that is, the surface connecting the thermosetting dielectric layer and the redistribution layer is a flat surface to ensure the rewiring layer. The bonding alignment between the wiring layer and the wafer contacts.

欲達上述目的所使用的主要技術手段係令嵌入式半導體封裝結構方法包含有以下步驟: (a) 提供一第一載板,該第一載表的上表面形成有一離形層; (b) 層壓一熱固性介電層於該離形層上;其中該熱固性介電層呈B狀態,具有黏性; (c) 將多顆晶片壓合於該熱固性介電層上; (d) 加熱該熱固性介電層使其固化,使其由B狀態轉為C狀態;其中C狀態下的熱固性介電層固化不具黏性; (e) 於該熱固性介電層上形成一封膠層,以包覆該些晶片; (f) 將封膠層設置於一第二載板上,並移除第一載板及其上離形層,使該熱固性介電層外露; (g) 對準各該晶片之接點,對該熱固性介電層開孔; (h) 於該熱固性介電層上形成一重佈線層; (i) 於該重佈線層上形成多個外連接件;以及 (j) 切割並分離出多個入嵌式半導體封裝結構。The main technical means used to achieve the above purpose is to make the embedded semiconductor packaging structure method include the following steps: (a) Provide a first carrier, and a release layer is formed on the upper surface of the first carrier; (b) Laminating a thermosetting dielectric layer on the release layer; wherein the thermosetting dielectric layer is in the B state and has adhesiveness; (c) pressing multiple chips on the thermosetting dielectric layer; (d) Heating the thermosetting dielectric layer to cure it from the B state to the C state; wherein the thermosetting dielectric layer in the C state is cured without stickiness; (e) forming a sealant layer on the thermosetting dielectric layer to cover the chips; (f) Place the sealing glue layer on a second carrier board, and remove the first carrier board and its upper release layer to expose the thermosetting dielectric layer; (g) Align the contacts of each chip and make holes on the thermosetting dielectric layer; (h) forming a rewiring layer on the thermosetting dielectric layer; (i) forming a plurality of external connections on the redistribution layer; and (j) Cut and separate out multiple embedded semiconductor packaging structures.

由上述說明可知,本發明封裝方法主要使用該熱固性介電層,供晶片暫時黏合於該第一載板中,且由於該熱固性介電層具有加熱固化特性,在晶片黏合後即加熱固化,直接作為絕緣介電層使用,也確保在形成封膠層的壓模高溫製程下,晶片不會產生位移,又因該熱固性介電層已固化並具有固定厚度,可提供重佈線層製程的一平坦面,確保該重佈線層與該晶片接點之間的接合對位。It can be seen from the above description that the packaging method of the present invention mainly uses the thermosetting dielectric layer for the chip to be temporarily bonded to the first carrier, and because the thermosetting dielectric layer has heat curing properties, it is heated and cured after the chip is bonded. Used as an insulating dielectric layer, it also ensures that the chip will not be displaced during the high-temperature process of the mold forming the encapsulant layer, and because the thermosetting dielectric layer has been cured and has a fixed thickness, it can provide a flat rewiring layer process. Surface to ensure the bonding alignment between the redistribution layer and the wafer contacts.

本發明係針對嵌入式晶圓級球格陣列或面板級球格陣列半導體封結構及其封裝方法進行改良,以下謹以實施例及圖式詳細說明本發明技術內容。The present invention is aimed at improving the embedded wafer-level ball grid array or panel-level ball grid array semiconductor packaging structure and its packaging method. The technical content of the present invention will be described in detail with embodiments and drawings below.

首先請參閱圖1所示,係為本發明一嵌入式半導體封結構1的實施例,其包含有一重佈線層10、一熱固性介電層20、一晶片30及一封膠層40。First, please refer to FIG. 1, which is an embodiment of an embedded semiconductor packaging structure 1 of the present invention, which includes a rewiring layer 10, a thermosetting dielectric layer 20, a chip 30 and a sealant layer 40.

上述重佈線層10係包含一第一表面101及一第二表面102;其中該第二表面102係形成有多個外連接件13,該重佈線層10在一絕緣介電本體11內形成有多條金屬線路12;於本實施例,該重佈線層10之第二表面102上的外連接件13係為錫球。The redistribution layer 10 includes a first surface 101 and a second surface 102; wherein the second surface 102 is formed with a plurality of external connections 13, and the redistribution layer 10 is formed in an insulating dielectric body 11 A plurality of metal circuits 12; in this embodiment, the external connections 13 on the second surface 102 of the redistribution layer 10 are solder balls.

上述熱固性介電層20係包含有一平坦面201及多個開孔21,該平坦面201係連接該重佈線層10的第一表面101,而各該開孔21內形成有金屬柱22以與該重佈線層10內部對應金屬線路12連接。於本實施例,該熱固性介電層20的厚度可大於10um,且該熱固性介電層的平坦度小於等於0.5um,但不以此為限。The thermosetting dielectric layer 20 includes a flat surface 201 and a plurality of openings 21, the flat surface 201 is connected to the first surface 101 of the redistribution layer 10, and each of the openings 21 is formed with a metal pillar 22 to connect with The inside of the redistribution layer 10 is connected to the corresponding metal line 12. In this embodiment, the thickness of the thermosetting dielectric layer 20 may be greater than 10 um, and the flatness of the thermosetting dielectric layer is less than or equal to 0.5 um, but it is not limited thereto.

上述晶片30具有多個接點31,且該晶片30係設置在該熱固性介電層20上,各該接點31係對應並連接該熱固性介電層20之開口的金屬柱21,進而與該重佈線層10的金屬線路12電性連接。The above-mentioned chip 30 has a plurality of contacts 31, and the chip 30 is disposed on the thermosetting dielectric layer 20, and each of the contacts 31 corresponds to and connects to the metal pillar 21 of the opening of the thermosetting dielectric layer 20, and further connects to the thermosetting dielectric layer 20. The metal lines 12 of the redistribution layer 10 are electrically connected.

上述封膠層40係形成該熱固性介電層20上,並包覆該晶片30於其中;於本實施例,該封膠體的平坦度小於等於0.5um,但不以此為限。The above-mentioned encapsulant layer 40 is formed on the thermosetting dielectric layer 20 and covers the chip 30 therein; in this embodiment, the flatness of the encapsulant body is less than or equal to 0.5 um, but it is not limited thereto.

上述熱固性介電層20係在封裝製程中提供該晶片30暫時黏合用,由於該熱固性介電層20具有加熱固化特性,在晶片30黏合後即加熱固化,不必移而直接作為絕緣介電層使用,也確保在形成封膠層40的壓模高溫製程下,晶片30不會產生位移,又該因該熱固性介電層20已固化並具有固定厚度,可提供重佈線層製程的一平坦面201,確保該重佈線層10與該晶片30接點31之間的接合對位。The above-mentioned thermosetting dielectric layer 20 is used for temporary bonding of the chip 30 during the packaging process. Since the thermosetting dielectric layer 20 has heat curing properties, it is heated and cured after the chip 30 is bonded, and it is directly used as an insulating dielectric layer without being moved. , It also ensures that the wafer 30 will not be displaced during the high temperature process of forming the molding layer 40, and because the thermosetting dielectric layer 20 has been cured and has a fixed thickness, it can provide a flat surface 201 for the redistribution layer process. , To ensure the bonding and alignment between the redistribution layer 10 and the contact 31 of the wafer 30.

再請參閱圖2A至圖2J所示,為本發明嵌入式半導體結構的封裝方法,其包括以下步驟(a)至(j)。Please refer to FIGS. 2A to 2J again, which are the packaging method of the embedded semiconductor structure of the present invention, which includes the following steps (a) to (j).

於步驟(a)中,如圖2A及圖2B所示,提供一第一載板50;其中該第一載板50的上表面形成有一離形層51;於本實施例,該離形層51可以塗佈方式成形之。In step (a), as shown in FIGS. 2A and 2B, a first carrier 50 is provided; wherein a release layer 51 is formed on the upper surface of the first carrier 50; in this embodiment, the release layer 51 can be formed by coating.

於步驟(b)中,如圖2B所示, 將一熱固性介電層20’係層壓於該離形層51上;其中該熱固性介電層20’非為液態,具有固定厚度D(可大於10um);於本實施例中,該熱固性介電層20’係呈B狀態,具有黏性。In step (b), as shown in FIG. 2B, a thermosetting dielectric layer 20' is laminated on the release layer 51; wherein the thermosetting dielectric layer 20' is not liquid and has a fixed thickness D (can be Greater than 10um); in this embodiment, the thermosetting dielectric layer 20' is in the B state and has viscosity.

於步驟(c)中,如圖2C所示,將多顆晶片30壓合於該熱固性介電層20’上,以黏貼於該第一載板50上。In step (c), as shown in FIG. 2C, a plurality of chips 30 are pressed onto the thermosetting dielectric layer 20' to be adhered to the first carrier 50.

於步驟(d)中,加熱該熱固性介電層20使其固化,使其由B狀態轉為C狀態;其中C狀態下的熱固性介電層20固化不具黏性。In step (d), the thermosetting dielectric layer 20 is heated to be cured to change from the B state to the C state; wherein the thermosetting dielectric layer 20 in the C state is cured without adhesion.

於步驟(e)中,如圖2D所示,於該熱固性介電層20上形成一封膠層40,以包覆該些晶片30;於本實施例,係以模壓方式成形該封膠體40。In step (e), as shown in FIG. 2D, a sealant layer 40 is formed on the thermosetting dielectric layer 20 to cover the chips 30; in this embodiment, the sealant body 40 is formed by molding .

於步驟(f)中,如圖2E所示,將該封膠層40設置於一第二載板60上,並移除第一載板50及其上離形層51,使該熱固性介電層20的一平坦面201外露,如圖2F所示。In step (f), as shown in FIG. 2E, the encapsulant layer 40 is disposed on a second carrier 60, and the first carrier 50 and its upper release layer 51 are removed to make the thermosetting dielectric A flat surface 201 of the layer 20 is exposed, as shown in FIG. 2F.

於步驟(g)中,如圖2G所示,對準各該晶片30之接點31,對該熱固性介電層20開孔21;於本實施例,係以準分子雷射或UV雷射對該熱固性介電層20進行雷射開孔21,使各該晶片30之接點31外露。In step (g), as shown in FIG. 2G, align the contacts 31 of each of the wafers 30, and make holes 21 on the thermosetting dielectric layer 20; in this embodiment, an excimer laser or UV laser is used A laser opening 21 is performed on the thermosetting dielectric layer 20 so that the contacts 31 of each chip 30 are exposed.

於步驟(h)中,如圖2H所示,進行重佈線層製程,即於該熱固性介電層20上形成一重佈線層10。In step (h), as shown in FIG. 2H, a redistribution layer process is performed, that is, a redistribution layer 10 is formed on the thermosetting dielectric layer 20.

於步驟(i)中,如圖2I所示,於該重佈線層10上形成多個外連接件13;於本實施例,各該外連接件13為錫球。In step (i), as shown in FIG. 2I, a plurality of external connectors 13 are formed on the redistribution layer 10; in this embodiment, each of the external connectors 13 is a solder ball.

於步驟(j)中,如圖2J所示,切割並分離出多個入嵌式半導體封裝結構1。In step (j), as shown in FIG. 2J, a plurality of embedded semiconductor packaging structures 1 are cut and separated.

綜上所述,本發明內嵌式半導體封方法係主要使用該熱固性介電層20’,即供封裝製程中提供該晶片30暫時黏合用,由於該熱固性介電層20’具有加熱固化特性,在晶片30黏合後即加熱固化,不必移除而直接作為絕緣介電層使用,以確保在形成封膠層40的壓模高溫製程下,晶片30不會產生位移,又該因該熱固性介電層20已固化並具有固定厚度D,於第一載板50移除後即可提供接下來重佈線層製程的一平坦面201,確保該重佈線層10與該晶片30接點31之間的接合對位。此外,配合雷射開孔,更能確保開孔位置準確且開孔孔徑W一致。In summary, the embedded semiconductor encapsulation method of the present invention mainly uses the thermosetting dielectric layer 20', which is used for temporarily bonding the chip 30 during the packaging process. Because the thermosetting dielectric layer 20' has heat curing properties, After the chip 30 is bonded, it is heated and cured, and it is directly used as an insulating dielectric layer without removing it, so as to ensure that the chip 30 will not be displaced during the high-temperature molding process for forming the encapsulant layer 40, and because of the thermosetting dielectric The layer 20 has been cured and has a fixed thickness D. After the first carrier 50 is removed, a flat surface 201 for the next redistribution layer manufacturing process can be provided to ensure the contact 31 between the redistribution layer 10 and the chip 30 Join the counterpoint. In addition, with the laser opening, the position of the opening can be more accurately ensured and the opening diameter W is consistent.

以上所述僅是本發明的實施例而已,並非對本發明做任何形式上的限制,雖然本發明已以實施例揭露如上,然而並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明技術方案的範圍內,當可利用上述揭示的技術內容作出些許更動或修飾為等同變化的等效實施例,但凡是未脫離本發明技術方案的內容,依據本發明的技術實質對以上實施例所作的任何簡單修改、等同變化與修飾,均仍屬於本發明技術方案的範圍內。The above are only the embodiments of the present invention and do not limit the present invention in any form. Although the present invention has been disclosed in the above embodiments, it is not intended to limit the present invention. Anyone with ordinary knowledge in the relevant technical field, Without departing from the scope of the technical solution of the present invention, when the technical content disclosed above can be used to make slight changes or modification into equivalent embodiments with equivalent changes, but any content that does not depart from the technical solution of the present invention is based on the technical essence of the present invention Any simple modifications, equivalent changes and modifications made to the above embodiments still fall within the scope of the technical solution of the present invention.

1:嵌式半導體封裝結構 10:重佈線層 101:第一表面 102:第二表面 11:絕緣介電本體 12:金屬線路 13外連接件 20:熱固性介電層 20’:熱固性介電層 201:平坦面 21:開孔 22:金屬柱 30:晶片 31:接點 40:封膠層 50:第一載板 51:離形層 60:第二載板 70:載板 71:離形層 72:黏膠層 72’:熱塑性膠材 73:載板 80:晶片 801:接點 81:封膠層 90:介電絕緣層 901:上表面 902:開孔 91:光阻層1: Embedded semiconductor package structure 10: Redistribution layer 101: first surface 102: second surface 11: Insulating dielectric body 12: Metal circuit 13 external connectors 20: Thermoset dielectric layer 20’: Thermoset dielectric layer 201: Flat surface 21: Hole 22: Metal column 30: chip 31: Contact 40: Sealing layer 50: The first carrier board 51: Release layer 60: second carrier board 70: carrier board 71: release layer 72: Adhesive layer 72’: Thermoplastic glue 73: carrier board 80: chip 801: Contact 81: Sealing layer 90: Dielectric insulation layer 901: upper surface 902: hole 91: photoresist layer

圖1:本發明嵌入式半導體封裝結構的一實施例的剖面圖。 圖2A至圖2J:本發明嵌入式半導體封裝方法中各步驟對應的結構剖面圖。 圖3A至圖3H:既有嵌入式面板級球格陣列半導體封裝方法(不包含重佈線層)中各步驟對應的結構剖面圖。FIG. 1 is a cross-sectional view of an embodiment of the embedded semiconductor package structure of the present invention. 2A to 2J: cross-sectional views of the structure corresponding to each step in the embedded semiconductor packaging method of the present invention. 3A to 3H: the structural cross-sectional views corresponding to each step in the existing embedded panel-level ball grid array semiconductor packaging method (excluding the rewiring layer).

1:嵌式半導體封裝結構1: Embedded semiconductor package structure

10:重佈線層10: Redistribution layer

101:第一表面101: first surface

102:第二表面102: second surface

11:絕緣介電本體11: Insulating dielectric body

12:金屬線路12: Metal circuit

13:外連接件13: External connector

20:熱固性介電層20: Thermoset dielectric layer

201:平坦面201: Flat surface

21:開孔21: Hole

22:金屬柱22: Metal column

30:晶片30: chip

31:接點31: Contact

40:封膠層40: Sealing layer

Claims (10)

一種嵌入式半導體封裝結構,包括: 一重佈線層,係包含一第一表面及一第二表面;其中該第二表面係形成有多個外連接件; 一熱固性介電層,係包含有一平坦面及多個開孔,該平坦面係連接該重佈線層的第一表面,而各該開孔內形成有金屬柱以與該重佈線層內部對應金屬線路連接; 一晶片,係設置在該熱固性介電層上,並包含有多個接點,各該接點係對應並連接該熱固性介電層之開口的金屬柱;以及 一封膠層,係形成該熱固性介電層上,並包覆該晶片於其中。An embedded semiconductor packaging structure, including: A redistribution layer includes a first surface and a second surface; wherein the second surface is formed with a plurality of external connections; A thermosetting dielectric layer includes a flat surface and a plurality of openings, the flat surface is connected to the first surface of the redistribution layer, and each of the openings is formed with a metal pillar to correspond to the metal inside the redistribution layer Line connection A chip is arranged on the thermoset dielectric layer and includes a plurality of contacts, each of the contacts corresponds to and connects to the metal pillars of the openings of the thermoset dielectric layer; and The sealant layer is formed on the thermosetting dielectric layer and covers the chip therein. 如請求項1所述之嵌入式半導體封裝結構,其中該熱固性介電層的厚度大於10um。The embedded semiconductor package structure according to claim 1, wherein the thickness of the thermosetting dielectric layer is greater than 10um. 如請求項1或2所述之嵌入式半導體封裝結構,其中該熱固性介電層的平坦度小於等於0.5um。The embedded semiconductor package structure according to claim 1 or 2, wherein the flatness of the thermosetting dielectric layer is less than or equal to 0.5 um. 如請求項1或2所述之嵌入式半導體封裝結構,其中該封膠體的平坦度小於等於0.5um。The embedded semiconductor package structure according to claim 1 or 2, wherein the flatness of the molding compound is less than or equal to 0.5 um. 如請求項1或2所述之嵌入式半導體封裝結構,其中各該外連接件為錫球。The embedded semiconductor package structure according to claim 1 or 2, wherein each of the external connections is a solder ball. 一種嵌入式半導體封裝方法,包括: (a) 提供一第一載板,該第一載表的上表面形成有一離形層; (b) 層壓一熱固性介電層於該離形層上;其中該熱固性介電層呈B狀態,具有黏性; (c) 將多顆晶片壓合於該熱固性介電層上; (d) 加熱該熱固性介電層使其固化,使其由B狀態轉為C狀態;其中C狀態下的熱固性介電層固化不具黏性; (e) 於該熱固性介電層上形成一封膠層,以包覆該些晶片; (f) 將封膠層設置於一第二載板上,並移除第一載板及其上離形層,使該熱固性介電層外露; (g) 對準各該晶片之接點,對該熱固性介電層開孔; (h) 於該熱固性介電層上形成一重佈線層; (i) 於該重佈線層上形成多個外連接件;以及 (j) 切割並分離出多個入嵌式半導體封裝結構。An embedded semiconductor packaging method includes: (a) Provide a first carrier, and a release layer is formed on the upper surface of the first carrier; (b) Laminating a thermosetting dielectric layer on the release layer; wherein the thermosetting dielectric layer is in the B state and has adhesiveness; (c) pressing multiple chips on the thermosetting dielectric layer; (d) Heating the thermosetting dielectric layer to cure it from the B state to the C state; wherein the thermosetting dielectric layer in the C state is cured without stickiness; (e) forming a sealant layer on the thermosetting dielectric layer to cover the chips; (f) Place the sealing glue layer on a second carrier board, and remove the first carrier board and its upper release layer to expose the thermosetting dielectric layer; (g) Align the contacts of each chip and make holes on the thermosetting dielectric layer; (h) forming a rewiring layer on the thermosetting dielectric layer; (i) forming a plurality of external connections on the redistribution layer; and (j) Cut and separate out multiple embedded semiconductor packaging structures. 如請求項6所述之嵌入式半導體封裝方法,其中該步驟(b)的該熱固性介電層的厚度大於10um。The embedded semiconductor packaging method according to claim 6, wherein the thickness of the thermosetting dielectric layer in the step (b) is greater than 10um. 如請求項6或7所述之嵌入式半導體封裝方法,其中該步驟(g)係以雷射進行開孔。The embedded semiconductor packaging method according to claim 6 or 7, wherein the step (g) is to make a hole with a laser. 如請求項8所述之嵌入式半導體封裝方法,其中該步驟(g)使用準分子雷射或UV雷射。The embedded semiconductor packaging method according to claim 8, wherein the step (g) uses an excimer laser or a UV laser. 如請求項6所述之嵌入式半導體封裝方法,其中各該外連接件為錫球。The embedded semiconductor packaging method according to claim 6, wherein each of the external connections is a solder ball.
TW109106531A 2020-02-27 2020-02-27 Embedded semiconductor package and packaging method thereof TW202133363A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW109106531A TW202133363A (en) 2020-02-27 2020-02-27 Embedded semiconductor package and packaging method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW109106531A TW202133363A (en) 2020-02-27 2020-02-27 Embedded semiconductor package and packaging method thereof

Publications (1)

Publication Number Publication Date
TW202133363A true TW202133363A (en) 2021-09-01

Family

ID=78777464

Family Applications (1)

Application Number Title Priority Date Filing Date
TW109106531A TW202133363A (en) 2020-02-27 2020-02-27 Embedded semiconductor package and packaging method thereof

Country Status (1)

Country Link
TW (1) TW202133363A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI823582B (en) * 2022-09-22 2023-11-21 頎邦科技股份有限公司 Package structure with adhesive layer and packaging method thereof

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI823582B (en) * 2022-09-22 2023-11-21 頎邦科技股份有限公司 Package structure with adhesive layer and packaging method thereof

Similar Documents

Publication Publication Date Title
TWI654726B (en) Semiconductor package with dummy connector and method of forming same
TWI701790B (en) Chip package structure and method for manufacturing the same
US9312149B2 (en) Method for forming chip-on-wafer assembly
TWI772736B (en) Fan-out antenna package and packaging method for the same
TWI659477B (en) Semiconductor device and manufacturing method thereof
KR102108236B1 (en) Metallization patterns in semiconductor packages and methods of forming the same
US7459774B2 (en) Stacked chip package using photosensitive polymer and manufacturing method thereof
US7691672B2 (en) Substrate treating method and method of manufacturing semiconductor apparatus
WO2019062238A1 (en) Wafer level system packaging method and package structure
JP2013518432A (en) Dual carrier for bonding IC die or wafer to TSV wafer
US9899237B2 (en) Carrier, semiconductor package and fabrication method thereof
US20140042638A1 (en) Semiconductor package and method of fabricating the same
US20130228915A1 (en) Semiconductor package and fabrication method thereof
US11037898B2 (en) Semiconductor device package and method for manufacturing the same
TW201705389A (en) Wafer level package and fabrication method thereof
TWI716096B (en) Semiconductor packages and methods of forming the same
TW202017141A (en) Method for forming package structure
JP2021197430A (en) Method for manufacturing semiconductor device
TWI715970B (en) Fan-out package with warpage reduction
KR20200135758A (en) Semiconductor packages and method of forming same
US11430776B2 (en) Semiconductor devices and methods of manufacturing
TW202133363A (en) Embedded semiconductor package and packaging method thereof
TWI630665B (en) Method of making chip package structure
TWI736736B (en) Electronic package and method of manufacture
US20210202332A1 (en) Scalable Extreme Large Size Substrate Integration