SG144081A1 - Circuit board and manufacturing method thereof - Google Patents

Circuit board and manufacturing method thereof

Info

Publication number
SG144081A1
SG144081A1 SG200718687-7A SG2007186877A SG144081A1 SG 144081 A1 SG144081 A1 SG 144081A1 SG 2007186877 A SG2007186877 A SG 2007186877A SG 144081 A1 SG144081 A1 SG 144081A1
Authority
SG
Singapore
Prior art keywords
circuit board
opening portion
rim
dummy electrode
manufacturing
Prior art date
Application number
SG200718687-7A
Other languages
English (en)
Inventor
Kiyotake Nohara
Original Assignee
Shinko Kk
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shinko Kk filed Critical Shinko Kk
Publication of SG144081A1 publication Critical patent/SG144081A1/en

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/24Reinforcing the conductive pattern
    • H05K3/241Reinforcing the conductive pattern characterised by the electroplating method; means therefor, e.g. baths or apparatus
    • H05K3/242Reinforcing the conductive pattern characterised by the electroplating method; means therefor, e.g. baths or apparatus characterised by using temporary conductors on the printed circuit for electrically connecting areas which are to be electroplated
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09781Dummy conductors, i.e. not used for normal transport of current; Dummy electrodes of components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/04Soldering or other types of metallurgic bonding
    • H05K2203/049Wire bonding
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/17Post-manufacturing processes
    • H05K2203/175Configurations of connections suitable for easy deletion, e.g. modifiable circuits or temporary conductors for electroplating; Processes for deleting connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0044Mechanical working of the substrate, e.g. drilling or punching
    • H05K3/005Punching of holes
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49162Manufacturing circuit on or in base by using wire as conductive path

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Geometry (AREA)
  • Manufacturing & Machinery (AREA)
  • Structure Of Printed Boards (AREA)
  • Manufacturing Of Printed Circuit Boards (AREA)
SG200718687-7A 2006-12-15 2007-12-13 Circuit board and manufacturing method thereof SG144081A1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2006339004A JP4326014B2 (ja) 2006-12-15 2006-12-15 回路基板とその製造方法

Publications (1)

Publication Number Publication Date
SG144081A1 true SG144081A1 (en) 2008-07-29

Family

ID=39526934

Family Applications (1)

Application Number Title Priority Date Filing Date
SG200718687-7A SG144081A1 (en) 2006-12-15 2007-12-13 Circuit board and manufacturing method thereof

Country Status (8)

Country Link
US (1) US20080144300A1 (ko)
JP (1) JP4326014B2 (ko)
KR (1) KR100934678B1 (ko)
CN (1) CN100570868C (ko)
HK (1) HK1122902A1 (ko)
MY (1) MY148192A (ko)
SG (1) SG144081A1 (ko)
TW (1) TW200838376A (ko)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2017078368A1 (ko) * 2015-11-05 2017-05-11 서울바이오시스주식회사 자외선 발광 소자 및 그것을 제조하는 방법
JP7159077B2 (ja) 2019-02-25 2022-10-24 セイコーインスツル株式会社 温度補償型てんぷ、ムーブメント及び時計

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4359113B2 (ja) 2003-10-10 2009-11-04 日立電線株式会社 配線基板の製造方法及び配線基板
JP2005183762A (ja) * 2003-12-22 2005-07-07 Toshiba Corp 半導体装置
JP2006269496A (ja) * 2005-03-22 2006-10-05 Mitsui Mining & Smelting Co Ltd フレキシブルプリント配線基板、および半導体装置
KR100610051B1 (ko) 2005-06-25 2006-08-08 대덕전자 주식회사 인쇄 회로 기판의 슬롯 가공 방법
KR100610053B1 (ko) 2005-06-25 2006-08-08 대덕전자 주식회사 인쇄 회로 기판의 슬롯 가공용 금형 스트리퍼
JP4806313B2 (ja) * 2006-08-18 2011-11-02 Nec液晶テクノロジー株式会社 テープキャリア、液晶表示装置用テープキャリア、及び液晶表示装置

Also Published As

Publication number Publication date
KR100934678B1 (ko) 2009-12-31
US20080144300A1 (en) 2008-06-19
KR20080055656A (ko) 2008-06-19
JP4326014B2 (ja) 2009-09-02
CN101207106A (zh) 2008-06-25
HK1122902A1 (en) 2009-05-29
TW200838376A (en) 2008-09-16
JP2008153391A (ja) 2008-07-03
CN100570868C (zh) 2009-12-16
MY148192A (en) 2013-03-15

Similar Documents

Publication Publication Date Title
TW200703590A (en) Method of fabricating wiring board and method of fabricating semiconductor device
TW200633176A (en) Printed circuit board, flip chip ball grid array board and method of fabricating the same
TW200610017A (en) Wiring board, method of manufacturing the same, and semiconductor device
WO2008060551A3 (en) Wire-less inductive devices and methods
TW200721253A (en) Method of forming pitch multipled contacts
EP1835792A4 (en) METHOD FOR PRODUCING A CONDUCTOR PLATE
IL189173A0 (en) Method for producing a 3-dimensional integrated circuit (ic) and an ic produced thereby
TW200620017A (en) Computer automated design method, computer automated design system, and method of manufacturing integrated circuit
GB0724097D0 (en) Method for manufacturing a circuit board structure, and a circuit board structure
TW200714142A (en) Method of continuous producing flexible printed circuit board
TW200638829A (en) Wired circuit board and producing method thereof
EP1753277A3 (en) Wiring circuit board
TW200739754A (en) Microelectronic component with photo-imageable substrate
TW200629998A (en) Printed circuit board and forming method thereof
WO2006077164A3 (de) Verfahren zur herstellung einer abwinkelbaren leiterplattenstruktur aus zumindest zwei leiterplattenabschnitten
WO2009057419A1 (ja) 回路形成方法
WO2008126564A1 (ja) 放熱部材、それを用いた回路基板、電子部品モジュール及びその製造方法
TW200610470A (en) Method for fabricating electrical connecting member of circuit board
CA118531S (en) Electronic media player/storage
WO2009043670A3 (de) Elektronische schaltung aus teilschaltungen und verfahren zu deren herstellung
EP2192653A3 (en) Surface-mounted antenna on a printed circuit board, and manufacturing method thereof
SG155835A1 (en) Method of forming electrical interconnects within insulating layers that form consecutive sidewalls
WO2007100929A3 (en) Method and apparatus for indicating directionality in integrated circuit manufacturing
TW200703609A (en) Semiconductor package board having dummy area with copper pattern
SG144081A1 (en) Circuit board and manufacturing method thereof