NZ205486A - Memory management unit:memory stores relocation addresses and limit data for several processes - Google Patents
Memory management unit:memory stores relocation addresses and limit data for several processesInfo
- Publication number
- NZ205486A NZ205486A NZ205486A NZ20548683A NZ205486A NZ 205486 A NZ205486 A NZ 205486A NZ 205486 A NZ205486 A NZ 205486A NZ 20548683 A NZ20548683 A NZ 20548683A NZ 205486 A NZ205486 A NZ 205486A
- Authority
- NZ
- New Zealand
- Prior art keywords
- mmu
- memory
- main memory
- cpu
- access
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/0223—User address space allocation, e.g. contiguous or non contiguous base addressing
- G06F12/0292—User address space allocation, e.g. contiguous or non contiguous base addressing using tables or multilevel address translation means
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/14—Protection against unauthorised use of memory or access to memory
- G06F12/1416—Protection against unauthorised use of memory or access to memory by checking the object accessibility, e.g. type of access defined by the memory independently of subject rights
- G06F12/145—Protection against unauthorised use of memory or access to memory by checking the object accessibility, e.g. type of access defined by the memory independently of subject rights the protection being virtual, e.g. for virtual blocks or segments before a translation mechanism
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Computer Security & Cryptography (AREA)
- Storage Device Security (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Memory System (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Description
2054
N.Z.No.
NEW ZEALAND Patents Act 1953
COMPLETE SPECIFICATION
"MEMORY MANAGEMENT UNIT FOR DIGITAL COMPUTER."
We, APPLE COMPUTER, INC., incorporated in the State of California, United States of America, of 10260 Bandley Drive, Cupertino, California 95014, United States of America do hereby declare the invention, for which we pray that a Patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement : -
"*• ~ (Followed by 1A.)
205486
Inmost computers, a central processing unit (CPU) communicates directly with both an address bus and a data bus. These buses are coupled to a main memory (or main memory systems) in addition to numerous other items such as input/ output ports, sepcial'ized processors, DMA units, etc. The main computer memory is often the most expensive component of the computer, particularly when compared to the price of currently available microcomputer CPUS such as the 8080, 8086, 6800 and 68000. Thus, it is important to efficiently utilize the computer's main memory.
Memory management units (MMUs) are used in the prior art to provide efficient utilization of the computer's main memory. These units perform housekeeping functions such as remapping, etc. Often, an MMU includes a memory which stores a data relocation base. The higher order bits of the logical address from by the CPU are used to address the MMU's memory. These bits from the CPU's standpoint, for instance, select a segment of the main memory. The selected CPU segment number is replaced by a new number from the MMU's memory and effectively, a relocation occurs between the logical address from the CPU and the physical address used to access the main memory.
la
2054 8
Another function performed by prior art MMUs is to check addresses from the CPU to verify that they fall within certain ranges. A limit number stored in the MMU's memory is compared with lower order bits of the logical address (for example, the page offset) to assure that the page offset falls within a predetermined address range of the selected segment number. This prevents, by way of example, the accidental reading of "data" from memory locations where data has not been placed.
The present invention builds upon those prior art MMUs which provide a relocation base and address range verification. As will be seen, the MMU's memory is expanded in one direction to store signals representing the nature of information stored in the main memory. This is used to control access of the main memory and, by way of illustration, prevents accidental writing into programs and user access to operating systems. The MMU's memory is expanded in another direction so that overlapping memory management is provided. This allows several different processes (program and data) to be run by the computer without reprogramming the MMU memory.
r,;. - .rv .
2054 86
An improved memory management unit (MMU) is described for use with a computer which includes a central processing unit (CPU) and a main memory. The MMU includes a relocation base and when receiving first address signals from-the CPU, provides second address signals for accessing the memory. The MMU also includes storage means for receiving and storing signals representative of the types of information stored in locations in the main memory. Accessing means are provided for accessing these stored signals when the corresponding locations are accessed in the main memory. The stored signals from the storage means are coupled to the main memory to, for example, limit access of certain types of data in the memory such as operating systems. The signals may be also used to permit reading-only of programs, and reading and writing of data.
In the presently preferred embodiment, the storage means is an integral part of the MMU's memory. The MMU's memory has four times the capacity than is needed to provide relocation base numbers and limit numbers for the entire main memory. As will be described, this additional capacity permits a form of "bank switching" and allows different processes to be run on the computer without reprogramming of the MMU memory.
3
2 0 54 86
In the following more detailed description of the invention reference will be made to the accanpanying drawings in which
Figure 1 is a general block diagram illustrating a central processing unit, memory management unit (MMU) and main memory and their interconnections in a computer.
Figure 2 is a diagram illustrating the organization of data stored in the memory of the invented MMU.
Figure 3 is a block diagram of the invented MMU.
Figure 4 is a diagram used to describe the different contexts used in the operation of the MMU and the resultant organization of information stored in the computer's main memory.
2 0 54
A memory management unit (MMU) is described for use in a digital computer which includes a central processing unit (CPU) and a main memory. In the following description, numerous specific details are set forth such as specific memory sizes, part numbers, etc., in order to provide a thorough understanding of the present invention. However, it will be obvious to one skilled in the art that these specific details are not required to practice the present invention. In other instances, well-known structures and circuits are not described in detail in order not to obscure the present invention in unnecessary detail.
Referring first to Figure 1, the coupling between.an MMU, CPU and main memory is illustrated. This coupling is somewhat the same for the present invention as it is for the prior art. The computer of Figure 1 includes a bidirectional data bus 16 which communicates with the CPU 10, main memory 14 and the MMU 12. The address bus 18 receives address signals from the CPU 10 and communicates part of these addresses to the MMU 12 and part to the main memory 14. Other control signals are coupled between the CPU 10 and MMU 12 as illustrated by lines 35 and 37 and between the MMU 12 and the main memory 14 as shown by line 57.
The MMU 12 is programmed from the CPU 10 through the data bus 16. Addresses are communicated over the bus 18 to the MMU from the CPU 10 tcjallow the loading of the MMU 12.
In the presently preferred embodiment, the CPU 10 comprises a 68000 processor. For this processor, the CPU 10 provides 24 bit addresses. (Actually, the lowest order bit is not physically
2
O
present as such but encoded into other signals, however, for purposes of discussion, it will be assumed to be an ordinary address bit.) Also, for purposes of discussion, it will be assumed that the 7 highest order bits of each logical address from the CPU selects a segment in memory, the next 8 lesser significant bits comprise a page offset, and the least significant 9 bits, an offset.
In the presently preferred embodiment, the segment and page offset of each address are coupled to the MMU 12. The MMU provides a relocation base by exchanging the segment number from the CPU 10 with a segment number stored in the MMU 12. Specifically, the segment number from the CPU 10 addresses a memory within the MMU 12 and this memory provides a segment base used to address the main memory 14. The page offset portion of the address from, the CPU 10 is checked to determine if the page offset falls within a predetermined range of the segment. This, for instance, would prevent the reading and interpreting as data, all zeros from an unused space in main memory. The segment base from the MMU along with the page offset are added and then coupled to the main memory 14 on the bus 18a and 18b of Figure 1. The 9 least significant bits are passed directly from the CPU to the main memory via bus 18c.
Referring now to Figure 3 , the presently preferred embodiment of the MMU includes an MMU memory 20. This memory is a random-access memory fabricated from commercially available MOS static RAMs. As currently implemented, three Part No. 2148 RAMs are used for memory 20, thus providing a total capacity of 12k
6
2054
bits. The organization of the MMU memory is discussed in greater detail, particularly in conjunction with Figure 2.
The address from the CPU is shown as the 24 bit address (logical address) in the uppermost part of Figure 3. The 7 most significant bits of this address are coupled to the MMU's memory via bus 18a and are used to address the MMU's memory. The next most significant bits (bus 18b) are coupled to an adder 27, and the least significant 9 bits (offset) are coupled via bus 18c to register 28. The output of the MMU's memory 20 consists of two 12-bit words (buses 22 and 23). These words are coupled through the multiplexer 25 to the 12-bit bus 30. One of the 12 bit words from the memory 20 provides the segment base from the stored relocation.base. The second 12 bits consist of 8 bits for limit checking of the page offset and 4 additional bits which perform functions which are part of the present invention.
(In the presently preferred embodiment, multiplexer 25 does not physically exist, rather the output of memory 20 is time division multiplexed. However, for purposes of explanation it is easier to include the multiplexer 25.)
The multiplexer 25 is also used to load information from the bus 16 into the memory 20. The signal on line 47 from the access check logic 40 provides access to the memory 20 as do the signals on line 35. The signal on line 37 controls the multiplexing of data between either the bus 22 or the bus 23.
The 12 bit bus 30 from the multiplexer 25 is coupled to the adder 27. This adder also receives, the 8 bits on bus 18b. As will be described, the adder 27 is used to determine if the page
2 0 54 86
offset falls within a predetermined range of the Delected segment. The adder 27 also combines the relocation (segment base) from the MMU's memory with the page offset to provide the 12 most significant bits of the physical address. These 12 bits along with the 9 bits from bus 18c are coupled to the register 28 to provide a 21 bit address which is communicated to the main memory 14. (The register 28 does not exist in the presently preferred embodiment, it is shown for purposes of explanation).
The 4 access check bits are coupled from the multiplexer 25 via line 45 to the access logic 40. Here the signals are decoded to provide main memory control and other control as follows: One bit controls the type of main memory access (1 = read only, 0 = read/write). The second bit controls I/o access (l = I/o, 0 = no I/o access). The third bit controls main memory access (1 = memory access, 0 = no main memory access). .The fourth bit controls stacking (1 — stack segment - check for no overflow, 0 = normal segment - check for overflow). The access check logic 40 is shown in Figure 3 coupled to the main memory control via line 57 to control memory access and the type of accesses permitted (i.e., read or read/write). Logic 40 is coupled to adder 27 via the overflow/carry in lines and to memory 20 via line 47 to enable memory 20 access.
The specific access control bit pattern used in the presently preferred embodiment is shown below.
2 054 86
ACCESS CONTROL BTTS
MEM/
/
RO/
STK/
bits
ADDRESS SPACE AND ACCESS
0
1
0
0
Main Memory _ Read Only Stack
0
1
0
1
Main Memory - Read Only
0
1
1
0
Main Memory - Read/Write Stack
0
1
1
1
Main Memory - Read/Write
1
0
0
1
I/O Space
1
1
0
0
Page Invalid (segment not present)
1
1
1
1
Special I/O Space
Any other Not allowed (unpredictable result)
Assume first that the memory 20has been programmed from the CPU. For purposes of a first level explanation of the MMU's operation, the function of the 2 bits on lines 35 shall be ignored. When the CPU addresses the main memory, the most significant 7 bits address the MMU's memory 20. The 12 bits from the relocation data segment are coupled via bus 22 and bus 30 to the adder 27. There they are combined with the page offset (bus 18b) and the resultant address is combined with the 9 bits of the offset in the register 28 to provide the i
final physical address. This portion of the MMU operates in a manner quite similar to prior art MMUs. Thus, the relocation segment base data can be programmed into the memory (ignoring line 35) in a manner well-known in the prior art.
9
20548
The 12 bits forming the limit and access data are coupled via bus 23 through the multiplexer 25. The 8 bits of the limit data are coupled to the adder 27. The 4 bits of the access data are coupled to logic 40 via line 45 as discussed. The limit data in the presently preferred embodiment is stored in ones complement form in the memory 20 for a non-stacked segment. For stacked segments the limit stored is "length minus one" (e.g. a two page segment would be stored as 0000 0001 in memory 20.) When this limit data is added to the page offset in adder 27, the result of this addition determines whether or not the page offset falls within the predetermined range of the segment. This is an improvement over prior art limit checking where additional logic steps are required.
NON-STACK EXAMPLE
Referring briefly to Figure 4, a representation of the computer's main memory 14 is illustrated. Assume that data is stored at locations 50. Further assume that the highest page offset (1111 1111) for data 50 extends to location 52, and that within this segment data extends to a page offset of 1110 0000 (line 51). For this page offset, the ones complement of 1110 0000 (0001 1111) is stored in the memory 20 of Figure 3. If this segment is addressed, and 'assuming the page offset address is 1111 1111 (that is, into the free space of the memory) , adder 27 adds 1111 1111 to the stored number 0001 1111. An overflow occurs from the adder 27 and this overflow condition is sensed by the logic 5 7 of Figure 3. For this example, an overflow indicates that the page offset is not within range and a signal
2 0 54
is provided on line 57 to show that the address is in error. Logic 40 via line 57 prevents access to main memory and/or an error signal is generated.
Again referring to Figure 4, assume that a program is stored at locations 53 and that the highest page offset (1111 1111) for program 53 extends to location 50 which is outside of the actual program which ends at location 54. If the page offset for location 54 is 0011 0000 then 1100 1111 is stored within the memory 20 of Figure 3 for the segment which begins at location 55. If this segment is addressed and the page offset is 0000 0001, (addressing the program) the adder 27 adds 1100 1111 and 0000 0001. This time no overflow occurs and no signal is communicated to the logic 40, that is,.access is permitted. Note that if the page offset is 0100 0000 (not within range) when this number is added to the stored number of 1100 1111 an overflow occurs. This overflow indicates to the logic 40 that the page offset is not in range and memory access is disabled.
STACK EliMLEL£
For some programming languages (e.g. Pascal) stacks (in memory) are very desirable. Stacks can be formed by moving data up in memory, albeit time consuming. Stacks with the presently described system are permitted to grow down in memory with a different limit checking procedure.
Assume a one page stack segment. The limit number stored in memory 20 as the one's compliment of the page offset (1111 1111"*
11
2 0 54 86
0000 0000) which is the name as the size minus one (0000 0001-* 0000 0000). The access check bits causes the logic 40 to provide a carry-in of one. If the page offset is 1111 1111, an overflow occurs. This overflow is sensed by logic 40, and interpreted as a valid (within range) condition. If the page off set were 1111 1110 (stack grown too much), no overflow occurs and this is interpreted as an out of range address.
Similarly, if the stack is a two page segment, 0000 0001 is stored in memory 20. Again the carry in is set to a one. A page offset of 1111 1110 would result in an overflow indicating an in range address, whereas with a page offset of 1111 1100 no overflow would occur, indicating an out of range address.
ZISI2EE 4 EXAMPLE
Referring again to Figure 4, assume that a process (program and data) is stored in the main memory 14 between the locations 0 and 500 KB. The 3 remaining access bits in the memory 20 corresponding to the segment addresses for locations 0-500 KB are used to provide special control, as mentioned. For instance, for those segments containing only program, only reading of the memory is allowed. This, of course, prevents the inadvertent writing into program. Both reading and writing into the segments which contain data may be permitted. This is indicated to the right of program 59 and data .60 in Figure 4.
The memory 20 is programmed (i.e., access check bits) to prevent reading of some segments of the main memory except in certain modes (e.g., supervisory mode). This is done, for
12
2054 86
instance, to prevent a user from reading and then copying an operating system. Referring briefly to Figure 4, when the program 59 is being run, no access to memory 20 is permitted since such access could cause the relocation base, limit data or access data to be inadvertently altered. Thus, the four access bits provide protection for the program stored within the main memory and also limit access to certain information stored in the memory. In a typical application, an operating system is loaded from a disk into the main memory. Once in the main memory, the CPU can access the operating system in supervisory modes, however, the user is prevented from accessing and hence copying the operating system.
With the present invention, the memory 20 has four times the capacity than is actually needed to provide a relocation base, and limit and access data for the main memory. The signals from the CPU on lines 35 allow the selection of each quadrant of the memory 20. Each of these quadrants are referred to as a context (context 0-3) in the following description.
Referring to Figure 2, the organization of the MMU memory 20 is illustrated as four separate quadrants: 20a (context 0), 20b (context 1), 20c (context 2) and 20d (context 3). Context 1,2 and 3 are each organized in a 256x12 bit arrangement (128x12 bits for the relocation base and 128x12 bits for the limit and access data). Context 0 is selected by the CPU during the supervisory mode and this context .stores management data relating to the operating system. It should be noted that each context is capable of storing information covering the entire main memory,
13
205486
thus there are three overlapping MMU memories for user processes.
The value of having these overlapping memories is best illustrated in Figure 4. The main memory 14 is shown programmed with three processes, PI, P2 and P3. Process 1 is stored between
0 and 500 KB, process 2 between 600 KB and 1 mB and process 3 between 1.2 mB and 1.5 mB. Data relating to the operating system is stored between 1.8 mB and 2 mB. Assume first that the operating system is loaded into memory and is stored between 1.8 mB and 2 mB. An appropriate relocation base is stored within the memory 20 such that during supervisorymodes, the addresses 0-200 KB automatically select 1.8 mB through 2 mB in the main memory. Also, the appropriate limits are loaded to assure that during the supervisory mode, the free space in the memory is not accessed. During the supervisory mode (context 0) as indicated in Figure 4 under the heading context 0, complete access to the MMU memory and main memory is possible (except for access bits which prevent the writing into the operating system stored in main memory thereby protecting the program from damage due to a program error). Since the MMU memory is accessible at this time, it can be programmed through the bus 16 as indicated in Figure 3, and as previously discussed.
Assume that context 1 is to be used for program 59 and data 60, one quadrant of the MMU's memory 20 corresponding to context
1 is programmed to indicate the location of program 59 and data 60. The limit and access bits are set as indicated under context 1. Thus, when context 1 is selected, program 59 can be read
2 0 54 86
(only) and, reading and writing of data 60 is permitted. No other access to other memory locations is possible nor can the MMU memory be written into.
A second process can be stored in memory. The operating system knows the location of the first process and can program another quadrant of. memory 20 for process 2. The relocation base is programmed such that when the CPU addresses locations corresponding to 0-400 KB, locations 600 KB to 1 mB, are provided to the main memory. As indicated under the heading context 2 in Figure 4, the access bits are programmed to allow reading and writing into the data 50 and reading-only of the program 53. Also, no access (for writing) to the MMU memory is permitted, nor is access permitted to other locations in the main memory. Similarly, a third process can be stored in the main memory for context 4 as indicated in Figure 4.
The advantage to the arrangement of Figure 4 is that three separate processes are stored within the main memory and that each process may be easily selected through the MMU's memory,
that is, by selecting context 1, 2 or 3. A separate context (context 0) is reserved as a starting point for the operating system, in the presently preferred embodiment, as discussed.
This allows running.of three separate programs without any reprogramming of the MMU's memory. This versatility is achieved because of the overlapping memory management capacity of the MMU's memory.
Thus^ an improved memory management unit has been described which allows a plurality of programs to be run without
reprogramming of the computer's MMU memory. The improved unit also limits access to certain types of data and prevents inadvertent writing into programs.
205483
Claims (13)
1. A computer system which includes a central processing unit (CPU), a computer main memory, and a memory management unit (MMU), said MMU coupled to said CPU and said main memory, said MMU comprising: a MMU memory including a plurality of memory sections, each said section storing a plurality of relocation bases, each said section receiving a first address from said CPU and said first address selecting a predetermined relocation base in each said section, each said section providing a second address to access said main memory, wherein each said section accessing an area of said main memory such that a specific address of said main memory may be accessed by more than one of said sections; control means coupled to said CPU and MMU for providing a control signal to select said section of said MMU memory; whereby said MMU provides said relocation bases to access a plurality of processes stored in said main memory without changing said first addresses from said MMU.
2. The computer system defined by Claim 1 wherein one of said MMU memory sections is selected when said CPU is in a supervisory mode such that said selected memory section accesses all of said MMU memory and all of said main memory.
3. The computer system defined by Claim 1 wherein each of said MMU memory sections storing a plurality of limit numbers, each said limit number determining a range of addresses accessible in said main memory by each of said sections. 205486
4. The computer system defined by Claim 3 further comprising an adder, said adder coupled to said MMU memory and to said CPU, said adder receiving a binary complement of said limit number and adding said complement to a range value of said main memory access by said CPU, said adder providing selected bits of said first address, wherein an error signal is generated when said CPU attempts to access beyond said range of addresses determined by said limit number.
5. The computer system defined by Claim 4 wherein said MMU memory selections further storing a plurality of access control bits, said access control bits providing a coding signal to determine a particular type of access of said main memory.
6. The computer system defined by Claim 5 wherein said MMU memory further including storage means for storing signals representative of the types of information contained in said main memory, said storage means accepting said relocation bases, said limit numbers, and said access control bits from said main memory during a MMU program cycle.
7. The computer system defined by Claim 6 wherein said control means which further accepts said coding signal and provides appropriate control signals to control said type of access of said main memory.
8. A computer system which includes a central processing unit (CPU), a computer main memory, and a memory management unit (MMU) said MMU coupled to said CPU and said main memory. is iu 305488 and a memory management unit (MMU) coupled to said CPU and said main memory, said MMU comprising: a MMU memory including a plurality of memory sections (contexts) storing a plurality of relocation bases, each said section receiving a first address from said CPU and said first address selecting a predetermined relocation base in each said section, each said relocation base of each said section providing a second address to access said main memory, wherein each said section accessing an area of said main memory such that a specific address of said main memory may be accessed by more than one of said sections; control means coupled to said CPU and MMU for providing a control signal to select said section of said MMU memory; at least some of said MMU memory sections further including storage means for storing signals representative of the types of information contained in said main memory, said storage means including means which accepts said relocation bases from said main memory, said storage means coupled to said CPU for accepting at least a portion of said first address; accessing means for accessing said stored signals in said storage means and said main memory, whereby said MMU provides said relocation bases to access a plurality of processes stored in said main memory without changing said first addresses to said MMU.
9. The computer system defined by Claim 8 wherein said storage means and said accessing means are part of said MMU memory 19 20548S
10. The computer system defined by Claim 9 wherein each of said MMU memory sections storing a plurality of limit numbers, each said limit number determining a range of addresses accessible in said main memory by each of said MMU memory sections.
11. The computer system defined by Claim 10 wherein said MMU memory sections also storing a plurality of access control bits, said access control bits providing a coding signal to determine a particular type of access of said main memory.
12. A computer system which includes a central processing unit (CPU), a computer main memory, and a memory management unit (MMU), said MMU coupled to said CPU and said main memory, said MMU comprising: a MMU memory including a plurality of memory sections, each said section storing a plurality of relocation bases, each said section receiving a first address from said CPU and said first address selecting a predetermined relocation base in each said section, each said relocation base of each said section providing a second address to access said main memory, wherein each said section of said MMU memory may contain second addresses which overlap second addresses contained within other said sections, such that each said section may access areas of said main memory accessed by other said sections; control means coupled to said CPU and MMU for selecting one of said sections of said MMU memory; whereby said MMU provides said relocation bases to access a plurality of processes stored in said main memory without changing said first addresses to said MMU. 20 205486
13. A computer system substantially as herein described with reference to the accompanying drawings. APPLE COMPUTER, INC By their attorneys HENRY HUGHES LIMITED
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US42686982A | 1982-09-29 | 1982-09-29 |
Publications (1)
Publication Number | Publication Date |
---|---|
NZ205486A true NZ205486A (en) | 1987-02-20 |
Family
ID=23692542
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
NZ205486A NZ205486A (en) | 1982-09-29 | 1983-09-05 | Memory management unit:memory stores relocation addresses and limit data for several processes |
Country Status (12)
Country | Link |
---|---|
JP (1) | JPS5979367A (en) |
AU (1) | AU559067B2 (en) |
CA (1) | CA1197020A (en) |
DE (1) | DE3333894A1 (en) |
FR (1) | FR2533736A1 (en) |
GB (1) | GB2127994B (en) |
IL (1) | IL69784A (en) |
IN (1) | IN161125B (en) |
IT (1) | IT1221741B (en) |
NZ (1) | NZ205486A (en) |
SE (1) | SE464052B (en) |
ZA (1) | ZA836384B (en) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2176918B (en) * | 1985-06-13 | 1989-11-01 | Intel Corp | Memory management for microprocessor system |
US4972338A (en) * | 1985-06-13 | 1990-11-20 | Intel Corporation | Memory management for microprocessor system |
JP2522248B2 (en) * | 1986-05-24 | 1996-08-07 | 株式会社日立製作所 | Storage device access mechanism |
AU595378B2 (en) * | 1986-08-22 | 1990-03-29 | Commonwealth Scientific And Industrial Research Organisation | Content-addressable memory system with active memory circuit |
EP0262486B1 (en) * | 1986-09-25 | 1993-11-18 | Siemens Aktiengesellschaft | Address management unit of a central multiprocessor control unit of a telecommunication exchange system |
FR2618578A1 (en) * | 1987-07-21 | 1989-01-27 | Digilog | On-board modular computer system with integrated virtual memory |
DE3901457A1 (en) * | 1989-01-19 | 1990-08-02 | Strahlen Umweltforsch Gmbh | METHOD FOR ADDRESS AREA MONITORING IN REAL-TIME DATA PROCESSING DEVICES |
US5617554A (en) * | 1992-02-10 | 1997-04-01 | Intel Corporation | Physical address size selection and page size selection in an address translator |
US5752275A (en) * | 1995-03-31 | 1998-05-12 | Intel Corporation | Translation look-aside buffer including a single page size translation unit |
JP2005100262A (en) | 2003-09-26 | 2005-04-14 | Seiko Epson Corp | Device, program and method for managing memory |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5315779B2 (en) * | 1973-08-16 | 1978-05-27 | ||
GB1498116A (en) * | 1974-04-18 | 1978-01-18 | Honeywell Inf Systems | Data processing systems |
US3938100A (en) * | 1974-06-07 | 1976-02-10 | Control Data Corporation | Virtual addressing apparatus for addressing the memory of a computer utilizing associative addressing techniques |
US3999052A (en) * | 1975-06-18 | 1976-12-21 | International Business Machines Corporation | Upper bounds address checking system for providing storage protection for a digital data processor |
US4037215A (en) * | 1976-04-30 | 1977-07-19 | International Business Machines Corporation | Key controlled address relocation translation system |
GB1585960A (en) * | 1976-07-30 | 1981-03-11 | Plessey Co Ltd | Information flow security mechanisms for data processing systems |
US4093986A (en) * | 1976-12-27 | 1978-06-06 | International Business Machines Corporation | Address translation with storage protection |
JPS5436144A (en) * | 1977-08-26 | 1979-03-16 | Toshiba Corp | Address conversion unit |
DE2837241C2 (en) * | 1978-08-25 | 1982-05-06 | Siemens AG, 1000 Berlin und 8000 München | Device for securing data against unauthorized access |
US4366537A (en) * | 1980-05-23 | 1982-12-28 | International Business Machines Corp. | Authorization mechanism for transfer of program control or data between different address spaces having different storage protect keys |
-
1983
- 1983-06-14 GB GB08316129A patent/GB2127994B/en not_active Expired
- 1983-08-29 ZA ZA836384A patent/ZA836384B/en unknown
- 1983-09-05 NZ NZ205486A patent/NZ205486A/en unknown
- 1983-09-08 CA CA000436306A patent/CA1197020A/en not_active Expired
- 1983-09-08 AU AU18940/83A patent/AU559067B2/en not_active Ceased
- 1983-09-20 DE DE19833333894 patent/DE3333894A1/en active Granted
- 1983-09-21 JP JP58173310A patent/JPS5979367A/en active Pending
- 1983-09-21 IL IL69784A patent/IL69784A/en not_active IP Right Cessation
- 1983-09-22 IT IT22960/83A patent/IT1221741B/en active
- 1983-09-24 IN IN1171/CAL/83A patent/IN161125B/en unknown
- 1983-09-27 FR FR8315305A patent/FR2533736A1/en active Pending
- 1983-09-29 SE SE8305290A patent/SE464052B/en not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
SE464052B (en) | 1991-02-25 |
SE8305290L (en) | 1984-03-30 |
IT1221741B (en) | 1990-07-12 |
CA1197020A (en) | 1985-11-19 |
IN161125B (en) | 1987-10-10 |
JPS5979367A (en) | 1984-05-08 |
AU1894083A (en) | 1984-04-05 |
AU559067B2 (en) | 1987-02-19 |
IL69784A0 (en) | 1983-12-30 |
ZA836384B (en) | 1984-05-30 |
IL69784A (en) | 1986-12-31 |
GB2127994B (en) | 1987-01-21 |
GB2127994A (en) | 1984-04-18 |
DE3333894C2 (en) | 1993-04-01 |
SE8305290D0 (en) | 1983-09-29 |
IT8322960A0 (en) | 1983-09-22 |
DE3333894A1 (en) | 1984-03-29 |
FR2533736A1 (en) | 1984-03-30 |
GB8316129D0 (en) | 1983-07-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5056009A (en) | IC memory card incorporating software copy protection | |
US4926316A (en) | Memory management unit with overlapping control for accessing main memory of a digital computer | |
US5825878A (en) | Secure memory management unit for microprocessor | |
US6226732B1 (en) | Memory system architecture | |
EP1839159B1 (en) | Data processing apparatus having memory protection unit | |
JP2727520B2 (en) | Memory card and operating method thereof | |
US5892826A (en) | Data processor with flexible data encryption | |
EP0979456B1 (en) | Memory access protection | |
US6615324B1 (en) | Embedded microprocessor multi-level security system in flash memory | |
KR102570757B1 (en) | Configuring security in the page table entry for the execution domain | |
US4254463A (en) | Data processing system with address translation | |
KR20210035909A (en) | Access control for processor registers based on execution domain | |
US4184201A (en) | Integrating processor element | |
US7260690B2 (en) | Microprocessor circuit for data carriers and method for organizing access to data stored in a memory | |
NZ205486A (en) | Memory management unit:memory stores relocation addresses and limit data for several processes | |
EP0264912B1 (en) | Storage control system and logic-in memory device therefor | |
US5317706A (en) | Memory expansion method and apparatus in a virtual memory system | |
US5987581A (en) | Configurable address line inverter for remapping memory | |
US5802598A (en) | Data memory access control and method using fixed size memory sections that are sub-divided into a fixed number of variable size sub-sections | |
US6754794B2 (en) | Chip card with integrated circuit | |
AU592349B2 (en) | Call instruction for ring crossing architecture | |
US4318175A (en) | Addressing means for random access memory system | |
US5127096A (en) | Information processor operative both in direct mapping and in bank mapping, and the method of switching the mapping schemes | |
US5802397A (en) | System for storage protection from unintended I/O access using I/O protection key by providing no control by I/O key entries over access by CP entity | |
US5577221A (en) | Method and device for expanding ROM capacity |