KR960003110A - Timing restoration system - Google Patents
Timing restoration system Download PDFInfo
- Publication number
- KR960003110A KR960003110A KR1019940013288A KR19940013288A KR960003110A KR 960003110 A KR960003110 A KR 960003110A KR 1019940013288 A KR1019940013288 A KR 1019940013288A KR 19940013288 A KR19940013288 A KR 19940013288A KR 960003110 A KR960003110 A KR 960003110A
- Authority
- KR
- South Korea
- Prior art keywords
- output signal
- signal
- timing
- phase error
- output
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0054—Detection of the synchronisation error by features other than the received signal transition
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/002—Arrangements for synchronising receiver with transmitter correction of synchronization errors correction by interpolation
- H04L7/0029—Arrangements for synchronising receiver with transmitter correction of synchronization errors correction by interpolation interpolation of received data signal
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
본 발명은 송신단으로부터 수신된 신호의 타이밍을 복원하기 위한 시스템으로써, 상기 수신된 아나로그 신호를 디지탈 신호로 변환하기 위한 아날로그/디지털(A/D) 변환기(10)와; 상기 A/D변환기외 출력 신호로부터 타이밍 위상오차를 추정하기 위한 타이밍 위상오차 추정 수단(2l0)과; 상기 타이밍 위상오차 추정 수단의 출력 신호의 평균값을 구하기 위한 수단(220)과; 상기 타이밍 위상오차 추정 수단의 출력신호로부터 행업 발생여부를 판단하기 위한 제1판단 수단(250)과; 상기 수단(220)의 출력 신호로부터 행업 발생여부를 판단하기 위한 제2판단 수단(250)과; 상기 수단(220)에서 출력되는 타이밍 위상오차값과 행업발생시 대체하기 위한 기설정된 타이밍 오차값을 외부로 부터 수신되는 소정의 제어신호의 의해 질환 하기 위한 질환 수단(230)과; 상기 제l판단 수단의 출력신호와 상기 제2판단 수단의 출력신호에 응답하여 상기 질환 수단을 제어하기 위해 제어신호를 생성하기 위한 제1제어수단(260) 및 상기 질환 수단의 출력신호를 입력하여 상기 A/D변환기의 복합 시설을 제어하기 위한 제2제어 수단(80)을 구비한다. 따라서 행업 현상을 방지할 수 있다.The present invention provides a system for recovering the timing of a signal received from a transmitter, comprising: an analog / digital (A / D) converter (10) for converting the received analog signal into a digital signal; Timing phase error estimating means (210) for estimating timing phase error from the A / D converter output signal; Means (220) for obtaining an average value of the output signal of the timing phase error estimation means; First judging means (250) for judging whether a hangup has occurred from the output signal of the timing phase error estimating means; Second judging means (250) for judging whether a hang-up has occurred from the output signal of the means (220); Disease means (230) for causing a disease caused by a predetermined control signal received from the outside to replace a timing phase error value output from the means (220) and a preset timing error value for a hangup occurrence; A first control means 260 for generating a control signal for controlling the disease means in response to an output signal of the first determination means and an output signal of the second determination means and an output signal of the disease means Second control means (80) for controlling the complex facility of the A / D converter is provided. Therefore, the hangup phenomenon can be prevented.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음As this is a public information case, the full text was not included.
제2도는 제1도 PLL 회로의 동작을 설명하기 위한 그래프.2 is a graph for explaining the operation of the PLL circuit of FIG.
제3도는 본 발명에 의한 타이밍 복원 시스템의 일실시예에 따른 블럭도.3 is a block diagram according to an embodiment of a timing recovery system according to the present invention.
Claims (3)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019940013288A KR960010856B1 (en) | 1994-06-14 | 1994-06-14 | Timing recovering system |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019940013288A KR960010856B1 (en) | 1994-06-14 | 1994-06-14 | Timing recovering system |
Publications (2)
Publication Number | Publication Date |
---|---|
KR960003110A true KR960003110A (en) | 1996-01-26 |
KR960010856B1 KR960010856B1 (en) | 1996-08-09 |
Family
ID=19385198
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019940013288A KR960010856B1 (en) | 1994-06-14 | 1994-06-14 | Timing recovering system |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR960010856B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100365928B1 (en) * | 2000-07-28 | 2002-12-26 | 엘지전자 주식회사 | Apparatus for real-time digital synthesization of PCM data and broadcating message in exchange system |
-
1994
- 1994-06-14 KR KR1019940013288A patent/KR960010856B1/en not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100365928B1 (en) * | 2000-07-28 | 2002-12-26 | 엘지전자 주식회사 | Apparatus for real-time digital synthesization of PCM data and broadcating message in exchange system |
Also Published As
Publication number | Publication date |
---|---|
KR960010856B1 (en) | 1996-08-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR970068393A (en) | Apparatus and method for restoring sampling clock of a receiving terminal of a discrete multi-tone system | |
KR950035186A (en) | Method and apparatus for improving the apparent precision of data receiver clock circuit | |
JPS6114700B2 (en) | ||
KR960005555A (en) | Phase non-conductor furnaces and PLL circuits | |
KR910009086A (en) | Video Signal Digital Data Extractor | |
KR970700973A (en) | A METHOD FOR OFF-HOOK DETECTION DURING RINGING AND THE USE OF A SUBSCRIBER LINE INTERFACE CIRCUIT FOR OFF-HOOK DETECTION DURING RINGING | |
SE9804603D0 (en) | Phase detectors | |
KR960003110A (en) | Timing restoration system | |
KR970706696A (en) | Method and Apparatus for Detecting Occlusion | |
KR960003109A (en) | Timing restoration system | |
KR910021526A (en) | Engine control | |
US3789307A (en) | Frame synchronization system | |
KR970004503A (en) | Segment Synchronization Signal Detection and Timing Recovery Method and Circuit | |
KR920007434A (en) | Operating amount conversion system for digital image processing | |
KR960011668A (en) | Adaptive Data Slicer | |
KR960008503A (en) | Window signal generator and method | |
KR960028068A (en) | Integrated system of home automation system and door phone and key phone system and its operation method | |
KR930016882A (en) | DP-PLL (Digital Processing-PLL) Phase Error Information Processing Method | |
KR970009374A (en) | Wake-up call method of multi-door videophone | |
KR970019575A (en) | Apparatus and method for generating data segment synchronization signal | |
JP2906793B2 (en) | Frame synchronization monitoring circuit | |
KR920022740A (en) | How to automatically switch the dial mode of the phone | |
KR980007148A (en) | High Resolution Digital Code Tracking Loop Using Code Signal Estimation | |
KR930015483A (en) | Neglected Handset Detection Alarm and Incoming Recovery Method | |
KR930013331A (en) | How to control the dehydration time of the washing machine |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20110801 Year of fee payment: 16 |
|
FPAY | Annual fee payment |
Payment date: 20120801 Year of fee payment: 17 |
|
LAPS | Lapse due to unpaid annual fee |