KR920011109A - Error judgment and data transmission circuit mounted in booster - Google Patents

Error judgment and data transmission circuit mounted in booster Download PDF

Info

Publication number
KR920011109A
KR920011109A KR1019900019624A KR900019624A KR920011109A KR 920011109 A KR920011109 A KR 920011109A KR 1019900019624 A KR1019900019624 A KR 1019900019624A KR 900019624 A KR900019624 A KR 900019624A KR 920011109 A KR920011109 A KR 920011109A
Authority
KR
South Korea
Prior art keywords
output
booster
data transmission
determining
operating state
Prior art date
Application number
KR1019900019624A
Other languages
Korean (ko)
Inventor
박찬현
Original Assignee
정몽헌
현대전자산업 주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 정몽헌, 현대전자산업 주식회사 filed Critical 정몽헌
Priority to KR1019900019624A priority Critical patent/KR920011109A/en
Publication of KR920011109A publication Critical patent/KR920011109A/en

Links

Landscapes

  • Transmitters (AREA)

Abstract

내용 없음No content

Description

부스터에 장착되는 에러 판정 및 데이타 송신회로Error judgment and data transmission circuit mounted in booster

본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.

제1도는 본 발명의 구성도.1 is a block diagram of the present invention.

Claims (5)

부스터 내부의 스위칭된 전원을 이용하여 최대 허용 전류를 판정하기 위한 허용 전류 판정수단, 상기 부스터 내에서 검출된 소정 출력 전압을 소저의 레벨값과 비교하여 상기 부스터의 동작상태를 판정하기위한 동작 상태 판정수단, 상기 동작 상태 판정회로에 연결되어 비동작 상태일 경우 논리 "하이(high)"를 출력하기 위한 비동작 상태 출력수단, 상기 전류 판정수단, 동작 상태 판정수단, 및 비동작 상태 출력수단에 연결되어 상기 수단의 출력중 어느 하나의 출력이 논리 "하이"인 경우 논리 "하이" 상태의 출력을 발생하기 위한 전송 개시 출력수단, 및 상기 각 수단에 연결되어 상기 각 수단의 출력을 입력하여 순시적으로 코드화 한후 상기 부스터의 RF 케이블을 통해 출력하기 위한 코드 발생기로 구성된 것을 특징으로 하는 에러 판정 및 데이타 송신회로.Allowable current judging means for determining the maximum allowable current using the switched power inside the booster, and operation state determination for determining the operating state of the booster by comparing a predetermined output voltage detected in the booster with a level value. Means, connected to the operating state determining circuit, connected to the non-operating state output means for outputting a logic "high" in the non-operating state, the current determining means, the operating state determining means, and the non-operating state output means. Transmission start output means for generating an output of a logic "high" state if one output of the output of said means is a logic "high", and connected to each means to input an output of each means to instantaneously Error code and data transmission comprising a code generator for outputting through the RF cable of the booster after the code Circuit. 제1항에 있어서, 상기 허용 전류 판정수단은 스위칭된 전원을 검출하여 증폭하기 위한 제1증폭기(UA), 및 상기 제1증폭기에 연결되어 초대 허용 전류를 판정하기 위한 제1비교기(UB)를 포함하고 있는 것을 특징으로 하는 에러 판정 및 데이타 송신회로.2. The apparatus of claim 1, wherein the allowable current determining means comprises: a first amplifier UA for detecting and amplifying a switched power supply; and a first comparator UB connected to the first amplifier for determining a super large allowable current. And an error determination and data transmission circuit. 제2항에 있어서, 상기 동작상태 판정수단은 상기 부스터의 소정 출력전압을 검출하여 증폭하기 위한 제2증폭기(U5B), 및 상기 제2증폭기(U5B)에 연결된 제2비교기(UC)를 포함하고 있는 것을 특징으로 하는 에러 판정 및 데이타 송신회로.The apparatus of claim 2, wherein the operation state determining means includes a second amplifier U5B for detecting and amplifying a predetermined output voltage of the booster, and a second comparator UC connected to the second amplifier U5B. And an error determination and data transmission circuit. 제3항에 있어서, 상기 비동작 상태 출력수단은 NOR 게이트를 포함하고 있는 것을 특징으로 하는 에러 판정 및 데이타 송신회로.4. The error determination and data transmission circuit as claimed in claim 3, wherein the non-operational state output means includes a NOR gate. 제4항에 있어서, 상기 전송 개시 출력수단은 상기 허용 전류 판정수단, 상기 동작 상태 판정수단, 및 상기 비동작 상태 출력수단에 연결된 AND게이트를 포함하고 있는 것을 특징으로 하는 에러 판정 및 데이타 송신회로.5. The error determination and data transmission circuit according to claim 4, wherein the transmission start output means includes an AND gate connected to the allowable current determination means, the operation state determination means, and the non-operation state output means. ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.※ Note: The disclosure is based on the initial application.
KR1019900019624A 1990-11-30 1990-11-30 Error judgment and data transmission circuit mounted in booster KR920011109A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
KR1019900019624A KR920011109A (en) 1990-11-30 1990-11-30 Error judgment and data transmission circuit mounted in booster

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019900019624A KR920011109A (en) 1990-11-30 1990-11-30 Error judgment and data transmission circuit mounted in booster

Publications (1)

Publication Number Publication Date
KR920011109A true KR920011109A (en) 1992-06-27

Family

ID=67537641

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019900019624A KR920011109A (en) 1990-11-30 1990-11-30 Error judgment and data transmission circuit mounted in booster

Country Status (1)

Country Link
KR (1) KR920011109A (en)

Similar Documents

Publication Publication Date Title
KR920002270A (en) Amplitude Control Device of Ultrasonic Processing Machine
KR970060980A (en) Bidirectional voltage translator
KR920005170A (en) Semiconductor memory with entry into test mode inhibited during power up
KR950030486A (en) Power-on reset circuit
KR960016114A (en) Method and apparatus for controlling the output power of a power amplifier
KR950015379A (en) Start-Stop Circuit for Stable Power-On of Semiconductor Memory Devices
DE69624791T2 (en) ZWEIWEGSIGNALÜBERTRAGUNGSANORDNUNG
KR940027318A (en) Dynamic precharge booster circuit of insulation
KR880002083A (en) Interrupt request generator and method
KR920011109A (en) Error judgment and data transmission circuit mounted in booster
KR930018849A (en) Analog key type double key input detection circuit
KR890013768A (en) BiCMOS Power Transition Circuit
KR950026114A (en) Data Output Buffer of Semiconductor Device
KR100618688B1 (en) Power up circuit
KR910001778A (en) Test method of memory device with built-in serial data path
KR970059876A (en) Central processing unit drive frequency automatic selection device and control method thereof
KR970063257A (en) Voltage generator for stable bit line precharge
KR930024018A (en) Semiconductor devices
KR940022773A (en) Burn-in method and apparatus of ECL circuit
KR920015728A (en) Voltage level detection circuit
KR960006315A (en) Output control method using booster in cell phone
KR920009033A (en) Discrete current source whose output decreases with increasing control voltage
KR970072844A (en) The interrupt signal supply circuit of the central processing unit
KR980004938A (en) A standby mode voltage generating circuit of a semiconductor memory device
KR910005128A (en) Malfunction prevention circuit and method of central processing unit

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E601 Decision to refuse application