JPS6411449A - Symbol carrier timing regeneration system - Google Patents

Symbol carrier timing regeneration system

Info

Publication number
JPS6411449A
JPS6411449A JP62165279A JP16527987A JPS6411449A JP S6411449 A JPS6411449 A JP S6411449A JP 62165279 A JP62165279 A JP 62165279A JP 16527987 A JP16527987 A JP 16527987A JP S6411449 A JPS6411449 A JP S6411449A
Authority
JP
Japan
Prior art keywords
clock
orthogonal
phase
component
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62165279A
Other languages
Japanese (ja)
Inventor
Hideho Tomita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP62165279A priority Critical patent/JPS6411449A/en
Publication of JPS6411449A publication Critical patent/JPS6411449A/en
Pending legal-status Critical Current

Links

Landscapes

  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)

Abstract

PURPOSE:To widen a lead-in range for a carrier frequency offset and to simplify a circuit by providing a means which extracts a clock component by a decision directed system and a means which detects a carrier phase error. CONSTITUTION:The extracting means consisting of rectifying circuits 8 and 9 and a subtracting circuit 12 which rectify an in-phase and an orthogonal output and find their difference to obtain a frequency component a half as high as a symbol clock, and a decision directed type phase-locked loop (phase detectors 13 and 14, loop filter 19, VCO 20, orthogonal phase branching filter 15, LPF 17, comparator 18, and multiplier 16) generates the clock component through the nonlinear operation of an orthogonal demodulation output and extracts this component by the decision directed system. The detecting means consisting of a data detecting circuit 4, a multiplier 5, a sample holding circuit 6, and a switch 7 samples one of a couple of orthogonal demodulated data alternately at intervals of one clock at clock timing obtained by the loop, multiplies the value by the demodulated data, and detects the carrier phase error.
JP62165279A 1987-07-03 1987-07-03 Symbol carrier timing regeneration system Pending JPS6411449A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62165279A JPS6411449A (en) 1987-07-03 1987-07-03 Symbol carrier timing regeneration system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62165279A JPS6411449A (en) 1987-07-03 1987-07-03 Symbol carrier timing regeneration system

Publications (1)

Publication Number Publication Date
JPS6411449A true JPS6411449A (en) 1989-01-17

Family

ID=15809310

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62165279A Pending JPS6411449A (en) 1987-07-03 1987-07-03 Symbol carrier timing regeneration system

Country Status (1)

Country Link
JP (1) JPS6411449A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0610683A2 (en) * 1993-02-09 1994-08-17 Hitachi, Ltd. Digital timing recovery circuit

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0610683A2 (en) * 1993-02-09 1994-08-17 Hitachi, Ltd. Digital timing recovery circuit
EP0610683A3 (en) * 1993-02-09 1995-05-03 Hitachi Ltd Digital timing recovery circuit.

Similar Documents

Publication Publication Date Title
EP0434355A2 (en) Differential phase demodulator for PSK-modulated signals
IE62289B1 (en) "Frequency control apparatus and method for a digital radio receiver"
JPH05268136A (en) Synchronizing method for mobile radio telephone
US4651104A (en) Frequency converter with automatic frequency control
EP0053939B1 (en) Digital phase locked loop pull-in circuitry
KR0142943B1 (en) Cdma
EP0319973B1 (en) Spread spectrum demodulating device for spread spectrum communication system
JPS6411449A (en) Symbol carrier timing regeneration system
CA2313814A1 (en) Apparatus and method for finding location of a mobile unit
GB2189969A (en) Code tracking circuits for spread-spectrum receivers
JP2931454B2 (en) Digital phase modulation signal demodulation circuit
US6163209A (en) Demodulation of angle modulated carriers using a noncoherent reference
US3596001A (en) Frequency division multiplexing
JPS58194450A (en) Demodulator
KR960008285B1 (en) Circuit device for demodulating dsb modulated signals
JP3595478B2 (en) Frequency deviation detector and frequency deviation detection method
EP1011233A3 (en) Carrier recovery and demodulator circuit for PSK signals
KR950006699B1 (en) The timing reconstruction circuit of asynchronious ds/ss system receiver
JP4637661B2 (en) Modulation signal demodulator
JPH0761023B2 (en) Interference compensation circuit
SU1046943A1 (en) Correlative receiver of complex phase-modulated signals
JP2552170B2 (en) Digital Multiplex Radio Demodulator
KR0132963B1 (en) Carrier correction system
JP3665285B2 (en) Frequency deviation detection method and frequency deviation detector
JPS6028457B2 (en) clock regeneration circuit