JPS6319857Y2 - - Google Patents
Info
- Publication number
- JPS6319857Y2 JPS6319857Y2 JP1984000243U JP24384U JPS6319857Y2 JP S6319857 Y2 JPS6319857 Y2 JP S6319857Y2 JP 1984000243 U JP1984000243 U JP 1984000243U JP 24384 U JP24384 U JP 24384U JP S6319857 Y2 JPS6319857 Y2 JP S6319857Y2
- Authority
- JP
- Japan
- Prior art keywords
- processing
- request
- write
- processing device
- read
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24384U JPS59130295U (ja) | 1984-01-05 | 1984-01-05 | システム制御装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP24384U JPS59130295U (ja) | 1984-01-05 | 1984-01-05 | システム制御装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS59130295U JPS59130295U (ja) | 1984-09-01 |
JPS6319857Y2 true JPS6319857Y2 (cs) | 1988-06-02 |
Family
ID=30132004
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP24384U Granted JPS59130295U (ja) | 1984-01-05 | 1984-01-05 | システム制御装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS59130295U (cs) |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5617753B2 (cs) * | 1973-07-17 | 1981-04-24 | ||
JPS50140023A (cs) * | 1974-04-26 | 1975-11-10 | ||
JPS5149535A (ja) * | 1974-10-25 | 1976-04-28 | Hitachi Shipbuilding Eng Co | Chosuidamuniokerudenshokuboshihosuikan |
-
1984
- 1984-01-05 JP JP24384U patent/JPS59130295U/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS59130295U (ja) | 1984-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4881163A (en) | Computer system architecture employing cache data line move-out queue buffer | |
US4951193A (en) | Parallel computer with distributed shared memories and distributed task activating circuits | |
EP0149355B1 (en) | A data processing system having a data coherency solution | |
EP0283628B1 (en) | Bus interface circuit for digital data processor | |
EP0553743A1 (en) | A cache controller | |
EP0303648B1 (en) | Central processor unit for digital data processing system including cache management mechanism | |
JPH0576060B2 (cs) | ||
JPS62145340A (ja) | キヤツシユメモリ制御方式 | |
EP0332151A2 (en) | Direct memory access controller | |
JPH0532775B2 (cs) | ||
JPH0319976B2 (cs) | ||
JPH04336641A (ja) | 処理システムにおける使用のためのデータキャッシュおよび方法 | |
JPS6319857Y2 (cs) | ||
JPS63208151A (ja) | デジタルデータ処理システムのプロセッサと特殊命令プロセッサの間のインターフェイス | |
US4737908A (en) | Buffer memory control system | |
EP0271187B1 (en) | Split instruction and operand cache management | |
JPS6230108Y2 (cs) | ||
JPS6319856Y2 (cs) | ||
JPS6319855Y2 (cs) | ||
JPH0210446A (ja) | バッファ記憶装置 | |
JPS6329297B2 (cs) | ||
US5440696A (en) | Data processing device for reducing the number of internal bus lines | |
EP0287844A2 (en) | Cache memory circuit using dual port memories | |
EP0302926B1 (en) | Control signal generation circuit for arithmetic and logic unit for digital processor | |
JPS6131495B2 (cs) |