JPS6234413A - ジヨセフソンマスタ−フリツプフロツプ - Google Patents
ジヨセフソンマスタ−フリツプフロツプInfo
- Publication number
- JPS6234413A JPS6234413A JP60172517A JP17251785A JPS6234413A JP S6234413 A JPS6234413 A JP S6234413A JP 60172517 A JP60172517 A JP 60172517A JP 17251785 A JP17251785 A JP 17251785A JP S6234413 A JPS6234413 A JP S6234413A
- Authority
- JP
- Japan
- Prior art keywords
- write
- gate
- flop
- josephson
- input
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000010586 diagram Methods 0.000 description 9
- 238000010168 coupling process Methods 0.000 description 4
- 230000008878 coupling Effects 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 238000013016 damping Methods 0.000 description 3
- 238000004088 simulation Methods 0.000 description 3
- 230000000295 complement effect Effects 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 230000002085 persistent effect Effects 0.000 description 2
- 241000272470 Circus Species 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
Landscapes
- Superconductor Devices And Manufacturing Methods Thereof (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60172517A JPS6234413A (ja) | 1985-08-07 | 1985-08-07 | ジヨセフソンマスタ−フリツプフロツプ |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60172517A JPS6234413A (ja) | 1985-08-07 | 1985-08-07 | ジヨセフソンマスタ−フリツプフロツプ |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6234413A true JPS6234413A (ja) | 1987-02-14 |
| JPH0428172B2 JPH0428172B2 (OSRAM) | 1992-05-13 |
Family
ID=15943420
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP60172517A Granted JPS6234413A (ja) | 1985-08-07 | 1985-08-07 | ジヨセフソンマスタ−フリツプフロツプ |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS6234413A (OSRAM) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7247408B2 (en) | 1999-11-23 | 2007-07-24 | Sion Power Corporation | Lithium anodes for electrochemical cells |
| US7771870B2 (en) | 2006-03-22 | 2010-08-10 | Sion Power Corporation | Electrode protection in both aqueous and non-aqueous electrochemical cells, including rechargeable lithium batteries |
| KR101807911B1 (ko) | 2011-06-17 | 2017-12-11 | 시온 파워 코퍼레이션 | 전극 도금 기술 |
| WO2013055573A1 (en) | 2011-10-13 | 2013-04-18 | Sion Power Corporation | Electrode structure and method for making the same |
| US9005311B2 (en) | 2012-11-02 | 2015-04-14 | Sion Power Corporation | Electrode active surface pretreatment |
| WO2017201376A1 (en) | 2016-05-20 | 2017-11-23 | Sion Power Corporation | Protective layers for electrodes and electrochemical cells |
-
1985
- 1985-08-07 JP JP60172517A patent/JPS6234413A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0428172B2 (OSRAM) | 1992-05-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Lu et al. | A novel CMOS implementation of double-edge-triggered flip-flops | |
| JPS6234413A (ja) | ジヨセフソンマスタ−フリツプフロツプ | |
| US20040153915A1 (en) | Resetting latch circuits within a functional circuit and a test wrapper circuit | |
| Chen et al. | A new framework for static timing analysis, incremental timing refinement, and timing simulation | |
| JPS58108830A (ja) | ジヨセフソン論理集積回路 | |
| Nadjarbashi et al. | Line oriented structural equivalence fault collapsing | |
| Lu et al. | High level fault modeling of asynchronous circuits | |
| Shadfar et al. | Using VHDL Critical Path Tracing Models for Pseudo Random Test Generation | |
| TWI476616B (zh) | Estimation Method and Device of Initial Value for Simulation of DC Working Point | |
| Pandey et al. | Design of Low Switching Pattern Generator for BIST Architecture | |
| JP4495332B2 (ja) | ドライバ制御信号生成回路・ic試験装置 | |
| JPH0627774B2 (ja) | 故障シミュレーション方法 | |
| Avhad et al. | Auxiliary State Machine Controlled Autonomous Design Verification Framework | |
| JPH03134577A (ja) | テスト容易化回路 | |
| JPH10301983A (ja) | 消費電力計算方法 | |
| JPH01265608A (ja) | フリップフロップ回路 | |
| Eggersglüß et al. | A Two-Stage SAT-based ATPG Approach with Reduced Switching Activity | |
| JPS63209319A (ja) | ジヨセフソンマスタ−スレ−ブフリツプフロツプ | |
| Tjarnstrom | Clock independent timing verification of level-sensitive latches | |
| JPS59117818A (ja) | タイミング信号発生回路 | |
| Putzolu et al. | Yorktown Heights, New York | |
| Kinsman et al. | MLS, a magnetic logic simulator for magnetic bubble logic design | |
| JPH0210177A (ja) | 論理回路 | |
| JPH0544203B2 (OSRAM) | ||
| JPH06164342A (ja) | クロック信号生成回路 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| EXPY | Cancellation because of completion of term |