JPS62164432U - - Google Patents
Info
- Publication number
- JPS62164432U JPS62164432U JP5313686U JP5313686U JPS62164432U JP S62164432 U JPS62164432 U JP S62164432U JP 5313686 U JP5313686 U JP 5313686U JP 5313686 U JP5313686 U JP 5313686U JP S62164432 U JPS62164432 U JP S62164432U
- Authority
- JP
- Japan
- Prior art keywords
- gate
- output
- count clock
- counter counting
- demodulated signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000010586 diagram Methods 0.000 description 3
Landscapes
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
- Dc Digital Transmission (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP5313686U JPS62164432U (enExample) | 1986-04-08 | 1986-04-08 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP5313686U JPS62164432U (enExample) | 1986-04-08 | 1986-04-08 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPS62164432U true JPS62164432U (enExample) | 1987-10-19 |
Family
ID=30878922
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5313686U Pending JPS62164432U (enExample) | 1986-04-08 | 1986-04-08 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS62164432U (enExample) |
-
1986
- 1986-04-08 JP JP5313686U patent/JPS62164432U/ja active Pending