JPS61213933A - 論理評価回路 - Google Patents
論理評価回路Info
- Publication number
- JPS61213933A JPS61213933A JP60054072A JP5407285A JPS61213933A JP S61213933 A JPS61213933 A JP S61213933A JP 60054072 A JP60054072 A JP 60054072A JP 5407285 A JP5407285 A JP 5407285A JP S61213933 A JPS61213933 A JP S61213933A
- Authority
- JP
- Japan
- Prior art keywords
- holding memory
- address
- bus
- cpu
- data
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/30—Monitoring
- G06F11/34—Recording or statistical evaluation of computer activity, e.g. of down time, of input/output operation ; Recording or statistical evaluation of user activity, e.g. usability assessment
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60054072A JPS61213933A (ja) | 1985-03-18 | 1985-03-18 | 論理評価回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60054072A JPS61213933A (ja) | 1985-03-18 | 1985-03-18 | 論理評価回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS61213933A true JPS61213933A (ja) | 1986-09-22 |
| JPH0411892B2 JPH0411892B2 (enrdf_load_stackoverflow) | 1992-03-02 |
Family
ID=12960412
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP60054072A Granted JPS61213933A (ja) | 1985-03-18 | 1985-03-18 | 論理評価回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS61213933A (enrdf_load_stackoverflow) |
-
1985
- 1985-03-18 JP JP60054072A patent/JPS61213933A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0411892B2 (enrdf_load_stackoverflow) | 1992-03-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4788683A (en) | Data processing system emulation with microprocessor in place | |
| US6557119B1 (en) | Microcomputer debug architecture and method | |
| US6463553B1 (en) | Microcomputer debug architecture and method | |
| US7853834B2 (en) | Instruction-based timer control during debug | |
| JPH11296404A (ja) | 物理的および/またはシミュレ―トされたハ―ドウエアを含み、エンベットされたマイクロプロセッサ・システムをテストするシステムおよび方法 | |
| JPH05233352A (ja) | マイクロプロセッサ | |
| EP1089183A2 (en) | Microcomputer debug architecture and method | |
| US6175913B1 (en) | Data processing unit with debug capabilities using a memory protection unit | |
| US5325365A (en) | In a memory emulation test apparatus, a method of and system for fast functional testing of memories in microprocessor-based units | |
| US4791356A (en) | In-circuit testing system | |
| CN112527571B (zh) | 一种cpu指令集覆盖率计算方法及装置 | |
| JPH09282195A (ja) | 集積回路テスト装置および方法 | |
| US5758059A (en) | In-circuit emulator in which abrupt and deferred arming and disarming of several events on a microprocessor chip are controlled using a single-input pin | |
| US6973405B1 (en) | Programmable interactive verification agent | |
| US7360117B1 (en) | In-circuit emulation debugger and method of operation thereof | |
| JPS61213933A (ja) | 論理評価回路 | |
| EP0230219B1 (en) | Apparatus for testing a data processing system | |
| US20050192791A1 (en) | Method for emulating an integrated circuit and semiconductor chip for practicing the method | |
| JPH05128079A (ja) | マルチプロセツサシステムにおけるトレース方式 | |
| JP2575025B2 (ja) | インサ−キット・エミュレ−タ | |
| JP2924392B2 (ja) | マイクロコンピュータシステム | |
| SU1100627A1 (ru) | Устройство дл отладки программ | |
| Tsiang | Advanced mobile phone service: Development support systems | |
| JPS6326741A (ja) | デ−タ処理装置の試験装置 | |
| JPH03177937A (ja) | マイクロプロセッサのフオルト・テスト装置 |