JPS6113615B2 - - Google Patents
Info
- Publication number
- JPS6113615B2 JPS6113615B2 JP55065086A JP6508680A JPS6113615B2 JP S6113615 B2 JPS6113615 B2 JP S6113615B2 JP 55065086 A JP55065086 A JP 55065086A JP 6508680 A JP6508680 A JP 6508680A JP S6113615 B2 JPS6113615 B2 JP S6113615B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- program
- instruction
- debugging
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/36—Prevention of errors by analysis, debugging or testing of software
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Debugging And Monitoring (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6508680A JPS56162156A (en) | 1980-05-16 | 1980-05-16 | Data processing system |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP6508680A JPS56162156A (en) | 1980-05-16 | 1980-05-16 | Data processing system |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS56162156A JPS56162156A (en) | 1981-12-12 |
| JPS6113615B2 true JPS6113615B2 (enExample) | 1986-04-14 |
Family
ID=13276769
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP6508680A Granted JPS56162156A (en) | 1980-05-16 | 1980-05-16 | Data processing system |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS56162156A (enExample) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02116822U (enExample) * | 1989-03-03 | 1990-09-19 | ||
| JPH08280427A (ja) * | 1995-04-12 | 1996-10-29 | Sakuseshia:Kk | ピアス用キャッチの製造方法 |
-
1980
- 1980-05-16 JP JP6508680A patent/JPS56162156A/ja active Granted
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02116822U (enExample) * | 1989-03-03 | 1990-09-19 | ||
| JPH08280427A (ja) * | 1995-04-12 | 1996-10-29 | Sakuseshia:Kk | ピアス用キャッチの製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS56162156A (en) | 1981-12-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7533246B2 (en) | Application program execution enhancing instruction set generation for coprocessor and code conversion with marking for function call translation | |
| US5392408A (en) | Address selective emulation routine pointer address mapping system | |
| US4951195A (en) | Condition code graph analysis for simulating a CPU processor | |
| US4794522A (en) | Method for detecting modified object code in an emulator | |
| JP2001504957A (ja) | 先進のプロセッサにおけるメモリ・データ・エリアシング方法および装置 | |
| KR950033859A (ko) | 부동 소숫점 유니트에서의 다이나믹 레지스터 관리 장치 및 방법 | |
| US6529862B1 (en) | Method and apparatus for dynamic management of translated code blocks in dynamic object code translation | |
| KR102811298B1 (ko) | 다중 가드 태그 설정 명령어 | |
| JP2001519953A (ja) | マイクロプロセッサの改良 | |
| JP5318197B2 (ja) | ホストデータ処理装置内におけるデバイスエミュレーションのサポート | |
| US7240334B1 (en) | Methods, systems, and computer program products for deferred computer program tracing | |
| CN116225893B (zh) | 用于将源代码自动映射到机器代码的系统和方法 | |
| JP3764405B2 (ja) | デバッグ装置及びデバッグ方法 | |
| JP2001519954A (ja) | 一時的にターゲット・プロセッサの状態を保持する装置を備えたホスト・マイクロプロセッサ | |
| US6457171B1 (en) | Storage structure for dynamic management of translated code blocks in dynamic object code translation | |
| JP2021512405A (ja) | メモリ・アクセスにおける保護タグ・チェックの制御 | |
| CN111527480B (zh) | 数据处理装置中的地址转换 | |
| EP3602307A1 (en) | Enabling breakpoints on entire data structures | |
| JPS6113615B2 (enExample) | ||
| US20050289541A1 (en) | Virtual machine control structure decoder | |
| US20070156386A1 (en) | Linearization of page based memory for increased performance in a software emulated central processing unit | |
| JPS6058487B2 (ja) | デ−タ処理装置 | |
| CN112470134B (zh) | 数据处理装置和数据处理方法 | |
| JP3461185B2 (ja) | ロードモジュールへのソースコード行番号登録方法および装置 | |
| JPS61148536A (ja) | 情報処理システム |