JPS60225982A - 3重系におけるクロツクパルス同期装置 - Google Patents
3重系におけるクロツクパルス同期装置Info
- Publication number
- JPS60225982A JPS60225982A JP59082749A JP8274984A JPS60225982A JP S60225982 A JPS60225982 A JP S60225982A JP 59082749 A JP59082749 A JP 59082749A JP 8274984 A JP8274984 A JP 8274984A JP S60225982 A JPS60225982 A JP S60225982A
- Authority
- JP
- Japan
- Prior art keywords
- output
- clock
- clock pulse
- counter
- majority
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 101100494767 Drosophila melanogaster Dcp-1 gene Proteins 0.000 abstract description 7
- 101100223333 Caenorhabditis elegans dcap-2 gene Proteins 0.000 abstract description 4
- 230000002411 adverse Effects 0.000 abstract description 3
- 230000003111 delayed effect Effects 0.000 description 11
- 230000000694 effects Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 3
- 230000005856 abnormality Effects 0.000 description 2
- 230000001934 delay Effects 0.000 description 2
- 230000001105 regulatory effect Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 230000002159 abnormal effect Effects 0.000 description 1
- 230000001276 controlling effect Effects 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 230000001151 other effect Effects 0.000 description 1
- 230000002123 temporal effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Safety Devices In Control Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59082749A JPS60225982A (ja) | 1984-04-24 | 1984-04-24 | 3重系におけるクロツクパルス同期装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59082749A JPS60225982A (ja) | 1984-04-24 | 1984-04-24 | 3重系におけるクロツクパルス同期装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60225982A true JPS60225982A (ja) | 1985-11-11 |
| JPH0430605B2 JPH0430605B2 (cg-RX-API-DMAC7.html) | 1992-05-22 |
Family
ID=13783074
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP59082749A Granted JPS60225982A (ja) | 1984-04-24 | 1984-04-24 | 3重系におけるクロツクパルス同期装置 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS60225982A (cg-RX-API-DMAC7.html) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01199201A (ja) * | 1987-12-28 | 1989-08-10 | Matsushita Electric Ind Co Ltd | 安全装置 |
| US6195758B1 (en) | 1995-09-29 | 2001-02-27 | Telefonaktiebolaget Lm Ericsson | Operation and maintenance of clock distribution networks having redundancy |
| US6310895B1 (en) | 1995-09-29 | 2001-10-30 | Telefonaktiebolaget Lm Ericsson (Publ) | Clock selector system |
-
1984
- 1984-04-24 JP JP59082749A patent/JPS60225982A/ja active Granted
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01199201A (ja) * | 1987-12-28 | 1989-08-10 | Matsushita Electric Ind Co Ltd | 安全装置 |
| US6195758B1 (en) | 1995-09-29 | 2001-02-27 | Telefonaktiebolaget Lm Ericsson | Operation and maintenance of clock distribution networks having redundancy |
| US6310895B1 (en) | 1995-09-29 | 2001-10-30 | Telefonaktiebolaget Lm Ericsson (Publ) | Clock selector system |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0430605B2 (cg-RX-API-DMAC7.html) | 1992-05-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4309662A (en) | Circuit for rapidly resynchronizing a clock | |
| US6559696B1 (en) | Circuit arrangement for generating a clock-pulse signal having a frequency synchronous with a reference clock-pulse signal | |
| JPH0812576B2 (ja) | 時間基準装置および同期方法 | |
| US4689577A (en) | Circuit for synchronizing an oscillator to a pulse train | |
| US6757349B1 (en) | PLL frequency synthesizer with lock detection circuit | |
| US5530726A (en) | Method and apparatus for switching of duplexed clock system | |
| JPS60225982A (ja) | 3重系におけるクロツクパルス同期装置 | |
| US5572554A (en) | Synchronizer and method therefor | |
| EP0357527A2 (en) | Count-locked-loop timing generator | |
| US5514991A (en) | Synchronous data row generating circuit | |
| US4855969A (en) | Dynamic timing reference alignment system | |
| JP2998716B2 (ja) | フレーム同期制御回路 | |
| JP3147129B2 (ja) | タイミング発生装置 | |
| JPH0741228Y2 (ja) | デジタル信号多重化装置 | |
| JPH07326963A (ja) | デジタルpll回路 | |
| JP3424415B2 (ja) | 移相回路 | |
| JPH098786A (ja) | 同期クロック切替方式 | |
| KR100564242B1 (ko) | 동기화 시스템의 동기 클럭 안정화 장치 및 그 방법 | |
| US20030123489A1 (en) | Circuit for generating time division multiplex signal | |
| KR0121155Y1 (ko) | 망 동기장치의 신호 불연속 방지회로 | |
| KR100290845B1 (ko) | 평판디스플레이시스템의동기신호처리장치 | |
| JP3521275B2 (ja) | 位相合わせ装置 | |
| KR100328761B1 (ko) | 광통신 시스템의 시스템 클럭 유니트 스위칭 장치 | |
| KR100267859B1 (ko) | 위상동기클럭재생기회로에서의출력클럭손실방지장치 | |
| KR970005112Y1 (ko) | 위상동기장치 |