JPS60186979A - 相違度計算装置 - Google Patents
相違度計算装置Info
- Publication number
- JPS60186979A JPS60186979A JP58202291A JP20229183A JPS60186979A JP S60186979 A JPS60186979 A JP S60186979A JP 58202291 A JP58202291 A JP 58202291A JP 20229183 A JP20229183 A JP 20229183A JP S60186979 A JPS60186979 A JP S60186979A
- Authority
- JP
- Japan
- Prior art keywords
- data
- circuit
- output
- binary data
- bit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Landscapes
- Character Discrimination (AREA)
- Complex Calculations (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58202291A JPS60186979A (ja) | 1983-10-28 | 1983-10-28 | 相違度計算装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58202291A JPS60186979A (ja) | 1983-10-28 | 1983-10-28 | 相違度計算装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60186979A true JPS60186979A (ja) | 1985-09-24 |
| JPH0315209B2 JPH0315209B2 (enExample) | 1991-02-28 |
Family
ID=16455105
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58202291A Granted JPS60186979A (ja) | 1983-10-28 | 1983-10-28 | 相違度計算装置 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS60186979A (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0199190A (ja) * | 1987-10-13 | 1989-04-18 | Fujitsu Ltd | 距離演算回路 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS55121483A (en) * | 1979-03-07 | 1980-09-18 | Ibm | Absolute difference generation mechanism |
| JPS58132861A (ja) * | 1982-02-03 | 1983-08-08 | Toshiba Corp | 演算回路 |
-
1983
- 1983-10-28 JP JP58202291A patent/JPS60186979A/ja active Granted
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS55121483A (en) * | 1979-03-07 | 1980-09-18 | Ibm | Absolute difference generation mechanism |
| JPS58132861A (ja) * | 1982-02-03 | 1983-08-08 | Toshiba Corp | 演算回路 |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0199190A (ja) * | 1987-10-13 | 1989-04-18 | Fujitsu Ltd | 距離演算回路 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0315209B2 (enExample) | 1991-02-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5390136A (en) | Artificial neuron and method of using same | |
| Vun et al. | A new RNS based DA approach for inner product computation | |
| JPS6375932A (ja) | ディジタル乗算器 | |
| Gokhale et al. | Design of Vedic-multiplier using area-efficient Carry Select Adder | |
| Alam et al. | Exact stochastic computing multiplication in memristive memory | |
| Gokhale et al. | Design of area and delay efficient Vedic multiplier using Carry Select Adder | |
| Cho et al. | Design of very high-speed pipeline FIR filter through precise critical path analysis | |
| Hyun et al. | Constant-time synchronous binary counter with minimal clock period | |
| Swartzlander | A review of large parallel counter designs | |
| Nair et al. | tugemm: Area-power-efficient temporal unary gemm architecture for low-precision edge ai | |
| JPH08221256A (ja) | 乗算器及び積和演算装置 | |
| JPS60186979A (ja) | 相違度計算装置 | |
| US11475288B2 (en) | Sorting networks using unary processing | |
| CN114239818B (zh) | 基于tcam和lut的存内计算架构神经网络加速器 | |
| Zhang et al. | Design of low power LSTM neural network accelerator based on FPGA | |
| Balsara et al. | Understanding VLSI bit serial multipliers | |
| Swathi et al. | Implementation of An Energy-Efficient Binary Square Rooter Using Reversible Logic By Applying The Non-Restoring Algorithm | |
| Givaki et al. | High-performance deterministic stochastic computing using residue number system | |
| Kali et al. | Low-complexity distributed arithmetic-based architecture for inner-product of variable vectors | |
| JPH10111791A (ja) | 除算装置 | |
| US4041296A (en) | High-speed digital multiply-by-device | |
| Yang et al. | Lane shared bit-pragmatic deep neural network computing architecture and circuit | |
| Kalaimathi et al. | A Survey on Area Efficient Low Power High Speed Multipliers | |
| Sandeep et al. | Design of area and power Potent Booth multiplier using multiplexer | |
| RU2021633C1 (ru) | Устройство для умножения чисел |