JPH0628049B2 - 非同期バス間のデータ転送方法 - Google Patents

非同期バス間のデータ転送方法

Info

Publication number
JPH0628049B2
JPH0628049B2 JP2044314A JP4431490A JPH0628049B2 JP H0628049 B2 JPH0628049 B2 JP H0628049B2 JP 2044314 A JP2044314 A JP 2044314A JP 4431490 A JP4431490 A JP 4431490A JP H0628049 B2 JPH0628049 B2 JP H0628049B2
Authority
JP
Japan
Prior art keywords
bus
speed bus
requester
high speed
data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
JP2044314A
Other languages
English (en)
Japanese (ja)
Other versions
JPH02297116A (ja
Inventor
ポール・サミュエル・ガロ
アール・ダブリュー・ベンジャミン・グッドマン
ローレンス・エル・クランツ
キャスリーン・エイ・マクローリン
エリック・エム・ワグナー
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
EMC Corp
Original Assignee
Data General Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Data General Corp filed Critical Data General Corp
Publication of JPH02297116A publication Critical patent/JPH02297116A/ja
Publication of JPH0628049B2 publication Critical patent/JPH0628049B2/ja
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4027Coupling between buses using bus bridges
    • G06F13/4031Coupling between buses using bus bridges with arbitration

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Bus Control (AREA)
JP2044314A 1989-02-24 1990-02-23 非同期バス間のデータ転送方法 Expired - Fee Related JPH0628049B2 (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US31543089A 1989-02-24 1989-02-24
US315430 1989-02-24

Publications (2)

Publication Number Publication Date
JPH02297116A JPH02297116A (ja) 1990-12-07
JPH0628049B2 true JPH0628049B2 (ja) 1994-04-13

Family

ID=23224396

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2044314A Expired - Fee Related JPH0628049B2 (ja) 1989-02-24 1990-02-23 非同期バス間のデータ転送方法

Country Status (7)

Country Link
US (1) US5481681A (fr)
EP (1) EP0384621B1 (fr)
JP (1) JPH0628049B2 (fr)
AU (1) AU625687B2 (fr)
BR (1) BR9000887A (fr)
CA (1) CA2007737C (fr)
DE (1) DE69030678T2 (fr)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR940002905B1 (en) * 1989-12-15 1994-04-07 Ibm Apparatus for conditioning priority arbitration in buffered direct memory addressing
EP0473803A1 (fr) * 1990-09-03 1992-03-11 International Business Machines Corporation Procédé et dispositif pour éviter le blocage mutuel
US5243702A (en) * 1990-10-05 1993-09-07 Bull Hn Information Systems Inc. Minimum contention processor and system bus system
GB2256068B (en) * 1991-05-21 1995-04-26 Research Machines Plc Bus cycle control means
US5369748A (en) * 1991-08-23 1994-11-29 Nexgen Microsystems Bus arbitration in a dual-bus architecture where one bus has relatively high latency
US5355455A (en) * 1991-11-19 1994-10-11 International Business Machines Corporation Method and apparatus for avoiding deadlock in a computer system with two or more protocol-controlled buses interconnected by a bus adaptor
US5239651A (en) * 1991-12-30 1993-08-24 Sun Microsystems, Inc. Method of and apparatus for arbitration based on the availability of resources
AT401117B (de) * 1993-04-01 1996-06-25 Elin Energieanwendung Einrichtung für eine digital-signalprozessor- platine zur anpassung eines schnellen prozessors an langsame bauteile
DE4426123C2 (de) * 1994-07-22 1998-05-20 Siemens Nixdorf Inf Syst Arbitrierung bei verzögernder Buskopplung
US5734840A (en) * 1995-08-18 1998-03-31 International Business Machines Corporation PCI and expansion bus riser card
US5768550A (en) * 1995-11-21 1998-06-16 International Business Machines Corporation Bus interface logic system
US5712986A (en) * 1995-12-19 1998-01-27 Ncr Corporation Asynchronous PCI-to-PCI Bridge
US5872941A (en) * 1996-06-05 1999-02-16 Compaq Computer Corp. Providing data from a bridge to a requesting device while the bridge is receiving the data
US6266741B1 (en) 1998-06-15 2001-07-24 International Business Machines Corporation Method and apparatus to reduce system bus latency on a cache miss with address acknowledgments
WO2000017759A2 (fr) * 1998-09-18 2000-03-30 Pixelfusion Limited Appareil pour systeme informatique
GB2341772A (en) * 1998-09-18 2000-03-22 Pixelfusion Ltd Primary and secondary bus architecture
US6460108B1 (en) * 1999-03-31 2002-10-01 Intel Corporation Low cost data streaming mechanism
US7788332B2 (en) * 2004-05-06 2010-08-31 Cornell Research Foundation, Inc. Sensor-network processors using event-driven architecture

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3940743A (en) * 1973-11-05 1976-02-24 Digital Equipment Corporation Interconnecting unit for independently operable data processing systems
GB1467726A (en) * 1974-05-02 1977-03-23 Solartron Electronic Group Interfaces for data transmission systems
US4041472A (en) * 1976-04-29 1977-08-09 Ncr Corporation Data processing internal communications system having plural time-shared intercommunication buses and inter-bus communication means
US4057846A (en) * 1976-06-07 1977-11-08 International Business Machines Corporation Bus steering structure for low cost pipelined processor system
US4257095A (en) * 1978-06-30 1981-03-17 Intel Corporation System bus arbitration, circuitry and methodology
AU541189B2 (en) * 1980-02-11 1984-12-20 Data General Corporation Data processing system
US4323967A (en) * 1980-04-15 1982-04-06 Honeywell Information Systems Inc. Local bus interface for controlling information transfers between units in a central subsystem
US4396995A (en) * 1981-02-25 1983-08-02 Ncr Corporation Adapter for interfacing between two buses
JPS61110250A (ja) * 1984-11-02 1986-05-28 Hitachi Ltd 複数のバスを有するデ−タ処理システム
JPS61166653A (ja) * 1985-01-19 1986-07-28 Panafacom Ltd アドレス変換エラー処理方法
US4716525A (en) * 1985-04-15 1987-12-29 Concurrent Computer Corporation Peripheral controller for coupling data buses having different protocol and transfer rates
US5003463A (en) * 1988-06-30 1991-03-26 Wang Laboratories, Inc. Interface controller with first and second buffer storage area for receiving and transmitting data between I/O bus and high speed system bus

Also Published As

Publication number Publication date
DE69030678D1 (de) 1997-06-19
EP0384621A2 (fr) 1990-08-29
CA2007737C (fr) 1998-04-28
EP0384621B1 (fr) 1997-05-14
EP0384621A3 (fr) 1991-03-06
JPH02297116A (ja) 1990-12-07
BR9000887A (pt) 1991-02-13
AU4798190A (en) 1990-08-30
DE69030678T2 (de) 1998-01-08
US5481681A (en) 1996-01-02
CA2007737A1 (fr) 1990-08-24
AU625687B2 (en) 1992-07-16

Similar Documents

Publication Publication Date Title
US5621897A (en) Method and apparatus for arbitrating for a bus to enable split transaction bus protocols
JPH0628049B2 (ja) 非同期バス間のデータ転送方法
CA2186598C (fr) Procede et appareil servant a maintenir la commande des transactions et a supporter les reponses differees dans un pont pour bus
JP3579198B2 (ja) データ処理システム及びデータ処理方法
US5829052A (en) Method and apparatus for managing memory accesses in a multiple multiprocessor cluster system
US5893153A (en) Method and apparatus for preventing a race condition and maintaining cache coherency in a processor with integrated cache memory and input/output control
US6292860B1 (en) Method for preventing deadlock by suspending operation of processors, bridges, and devices
US5758166A (en) Method and apparatus for selectively receiving write data within a write buffer of a host bridge
US5765196A (en) System and method for servicing copyback requests in a multiprocessor system with a shared memory
US5708784A (en) Dual bus computer architecture utilizing distributed arbitrators and method of using same
EP1187029B1 (fr) Mise en oeuvre d'un arbitre PCI avec schéma de priorité dynamique
JP2591502B2 (ja) 情報処理システムおよびそのバス調停方式
US20060230233A1 (en) Technique for allocating cache line ownership
US6502150B1 (en) Method and apparatus for resource sharing in a multi-processor system
US6289403B1 (en) Method and arrangement for controlling a data transmission
JP2002198987A (ja) ハブおよびポート付き転送コントローラのアクティブ・ポート
US7120758B2 (en) Technique for improving processor performance
JPS6043537B2 (ja) 共用外部記憶装置における排他制御方式
JP3274634B2 (ja) リード制御装置
JPH0844661A (ja) 情報処理装置
JPH0844662A (ja) 情報処理装置
JP2503059B2 (ja) 異種バス間接続装置
JPS63286949A (ja) バス制御方式
JPH08339353A (ja) マルチプロセッサ装置
JPH04280344A (ja) メモリ装置

Legal Events

Date Code Title Description
R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

R250 Receipt of annual fees

Free format text: JAPANESE INTERMEDIATE CODE: R250

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20090413

Year of fee payment: 15

LAPS Cancellation because of no payment of annual fees