JPH0499378A - Semiconductor device - Google Patents

Semiconductor device

Info

Publication number
JPH0499378A
JPH0499378A JP21769790A JP21769790A JPH0499378A JP H0499378 A JPH0499378 A JP H0499378A JP 21769790 A JP21769790 A JP 21769790A JP 21769790 A JP21769790 A JP 21769790A JP H0499378 A JPH0499378 A JP H0499378A
Authority
JP
Japan
Prior art keywords
pad
bus
power
gate array
pads
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP21769790A
Other languages
Japanese (ja)
Inventor
Masuo Yamazaki
益男 山崎
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to JP21769790A priority Critical patent/JPH0499378A/en
Publication of JPH0499378A publication Critical patent/JPH0499378A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To eliminate an irregularity in a potential on a gate array region by arranging a second power source system pads partly on a power source system bus in the array region, supplying power from the pads of a periphery and supplying power also from the second pads. CONSTITUTION:On a gate array region 7 is provided with a power source bus 5 connected to power source pads 3 to supply power to a gate array region 7 and a GND bus 6 connected to a GND pad 4 to GND-connect the region 7. Further, second power source system pads, i.e., second power source pads 8 and second GND pad 9 are formed partly at the bus 5 and the bus 6 arranged in the region 7. Power is supplied by using the pads 3 and the pad 4 arranged on a periphery, and power is supplied to gate elements 10 of the region 7 through the bus 5 and the bus 6. Simultaneously, power is also supplied to the pads 8 and the pad 9 provided on the region 7.

Description

【発明の詳細な説明】 〔産業上の利用分野〕 本発明は半導体装置に関し、特にゲートアレイ構造の半
導体装置に関する。
DETAILED DESCRIPTION OF THE INVENTION [Field of Industrial Application] The present invention relates to a semiconductor device, and particularly to a semiconductor device having a gate array structure.

〔従来の技術〕[Conventional technology]

従来のゲートアレイ半導体装置は、第3図に平面図を示
すように、ゲートアレイ半導体装置10周辺部に入出力
パッド2を配列し、その一部に電源系パッド、すなわち
電源パッド3とGNDベツド4を配設している。また、
中央部には複数個のゲート素子が規則的に並べられたゲ
ートアレイ領域7が形成され、このゲートアレイ領域7
において、前記電源パッド3やGNDパッド4に接続さ
れる電源バス5やGNDハス6等の電源系ハスが形成さ
れている。
In a conventional gate array semiconductor device, as shown in the plan view in FIG. 4 are installed. Also,
A gate array region 7 in which a plurality of gate elements are regularly arranged is formed in the center, and this gate array region 7
, power system lotuses such as a power supply bus 5 and a GND lotus 6 connected to the power supply pad 3 and the GND pad 4 are formed.

このようなゲートアレイ半導体装置では、ゲートアレイ
領域7の外側に配置した電源パッド3とGNDパッド4
間に外部から電源を供給し、これら電源パッド3とGN
Dバッド4につながる電源バス5とGNDバス6を介し
てゲートアレイ領域7にあるゲートへ所定の電位を印加
し、ゲートを動作させることができる。
In such a gate array semiconductor device, a power supply pad 3 and a GND pad 4 arranged outside the gate array region 7 are
Supply power from outside between these power pads 3 and GN.
A predetermined potential can be applied to the gate in the gate array region 7 via the power supply bus 5 and the GND bus 6 connected to the D pad 4 to operate the gate.

〔発明が解決しようとする課題] この従来のゲートアレイ半導体装置は、ゲート領域7の
外側に配置した電源パッド3とGNDパッド4に電源を
供給しているため、これらのパッドを配設するための余
裕を入出力パッド2間に確保しなければならず、したが
って全てのパッドを配−列するために必要とされる長さ
が大きくなり、結果としてゲートアレイ半導体装置のサ
イズが大きくなる。そして、このようにゲートアレイ半
導体装置が大きくなると、電源バス5とGNDバス6の
長さが長くなり、これらバスの抵抗による電位降下が生
じ易くなる。このため、電源バッド3とGNDバッド4
間に供給した電源電位が、ゲートアレイ半導体装置の中
心部分、すなわちゲート領域7においてハスに沿って徐
々に降下され、ゲートアレイ領域7内における電位が不
均一となり、半導体装置の所要特性を得ることができな
くなるという問題がある。
[Problems to be Solved by the Invention] This conventional gate array semiconductor device supplies power to the power supply pad 3 and the GND pad 4 arranged outside the gate region 7, so it is difficult to arrange these pads. Therefore, the length required to arrange all the pads increases, resulting in an increase in the size of the gate array semiconductor device. As the gate array semiconductor device becomes larger as described above, the lengths of the power supply bus 5 and the GND bus 6 become longer, and a potential drop is likely to occur due to the resistance of these buses. For this reason, power supply pad 3 and GND pad 4
The power supply potential supplied between the two gate arrays is gradually lowered along the helical line in the central portion of the gate array semiconductor device, that is, the gate region 7, and the potential within the gate array region 7 becomes non-uniform, thereby obtaining the required characteristics of the semiconductor device. The problem is that it becomes impossible to do so.

本発明の目的は電位の不均一を解消して所要の特性を確
保したゲートアレイ構造の半導体装置を提供することに
ある。
SUMMARY OF THE INVENTION An object of the present invention is to provide a semiconductor device with a gate array structure that eliminates potential non-uniformity and ensures desired characteristics.

(課題を解決するための手段〕 本発明の半導体装置は、電源系パッドとゲートアレイ領
域とを接続する電源系ハスの一部に、第2の電源系パッ
ドを配設している。
(Means for Solving the Problems) In the semiconductor device of the present invention, a second power system pad is provided in a part of the power system lot that connects the power system pad and the gate array region.

〔作用〕[Effect]

本発明によれば、周辺部の電源系パッドからの電源供給
と併せて第2の電源系バッドから電源を供給することで
、電源系バスの電位降下が原因とされるゲートアレイ領
域での電位の不均一を解消する。
According to the present invention, by supplying power from the second power system pad in addition to power supply from the power system pad in the peripheral area, the potential in the gate array area caused by the potential drop of the power system bus can be reduced. Eliminate non-uniformity.

〔実施例〕〔Example〕

次に、本発明を図面を参照して説明する。 Next, the present invention will be explained with reference to the drawings.

第1図は本発明の一実施例のゲートアレイ半導体装置の
図である。■はゲートアレイ半導体装置で、2は信号の
入出力に用いる入出力バッド、3および4はそれぞれ外
部からゲートアレイ半導体装置へ電源を供給するための
電源系パッド、すなわち電源パッドおよびGNDパッド
である。これらバッドで囲まれた中央部にはゲートアレ
イ領域7が構成され、複数個のゲート素子10(第2図
参照)がアレイ状に配列される。そして、このゲートア
レイ領域7には、前記電源バッド3に接続されてゲート
アレイ領域7に電源を供給する電源バス5と、前記GN
Dバッド4に接続されてゲートアレイ領域7をGND接
続するGNDバス6を設けている。
FIG. 1 is a diagram of a gate array semiconductor device according to an embodiment of the present invention. 2 is a gate array semiconductor device, 2 is an input/output pad used for signal input/output, and 3 and 4 are power supply pads for supplying power from the outside to the gate array semiconductor device, that is, a power supply pad and a GND pad. . A gate array region 7 is formed in the center surrounded by these pads, and a plurality of gate elements 10 (see FIG. 2) are arranged in an array. The gate array region 7 includes a power bus 5 connected to the power pad 3 to supply power to the gate array region 7, and a power bus 5 connected to the power pad 3 to supply power to the gate array region 7;
A GND bus 6 is provided which is connected to the D pad 4 and connects the gate array region 7 to GND.

さらに、前記ゲートアレイ領域7内に配列された電源バ
ス5とGNDバス6の各一部には、それぞれ第2の電源
系パッド、すなわち第2電源パツド8と第2GNDパツ
ド9を形成している。
Further, second power system pads, that is, a second power supply pad 8 and a second GND pad 9, are formed on each part of the power supply bus 5 and the GND bus 6 arranged in the gate array region 7, respectively. .

第2図は第1図のA部の拡大図であり、アレイ状に配列
された複数個単位のゲート素子10上に電源バス5.G
NDバス6がそれぞれ重なるように形成されており、こ
れら電源バス5出GNDバス6の各一部を第2電源パツ
ド8、第2GNDパツド9として構成しである。
FIG. 2 is an enlarged view of part A in FIG. 1, in which a power supply bus 5. G
The ND buses 6 are formed so as to overlap each other, and each part of the GND bus 6 from the power supply bus 5 is configured as a second power supply pad 8 and a second GND pad 9.

このゲートアレイ半導体装置によれば、周辺部に配設し
た電源パッド3とGNDパッド4を利用して電源を供給
し、それぞれ電源バス5およびGNDハス6を通してゲ
ートアレイ領域7の各ゲート素子10に電源を供給する
。そして、これと同時にゲートアレイ領域7に設けた第
2の電源バッド8とGNDバッド9にも電源を供給する
According to this gate array semiconductor device, power is supplied using the power supply pad 3 and GND pad 4 arranged in the peripheral area, and is supplied to each gate element 10 in the gate array region 7 through the power supply bus 5 and the GND bus 6, respectively. Supply power. At the same time, power is also supplied to the second power pad 8 and GND pad 9 provided in the gate array region 7.

これにより、電源バス5およびGNDバス6による電位
降下が問題とされる場合でも、第2の電源バッド8とG
NDパッド9から併せて電源を供給することで、ゲート
アレイ領域7の各ゲート素子10の電位を均一化するこ
とが可能となり、半導体装置の所要の特性を確保するこ
とが可能となる。
As a result, even if a potential drop due to the power supply bus 5 and the GND bus 6 is a problem, the second power supply pad 8 and the
By simultaneously supplying power from the ND pad 9, it becomes possible to equalize the potential of each gate element 10 in the gate array region 7, and it becomes possible to ensure the required characteristics of the semiconductor device.

なお、第2電源パツド8は、電位降下が大きいゲー) 
?iI域7内の電源バス5上に配置し、同様に第2GN
Dパツド9は、電位降下が大きいゲート領域7内のGN
Dバス6上に配置することは言うまでもない。
Note that the second power supply pad 8 is a gate with a large potential drop.
? It is placed on the power supply bus 5 in the iI area 7, and the second GN
The D pad 9 is connected to the GN in the gate region 7 where the potential drop is large.
Needless to say, it is placed on the D bus 6.

〔発明の効果〕〔Effect of the invention〕

以上説明したように本発明は、ゲートアレイ領域におけ
る電源系バスの一部に第2の電源系パッドを配設し、周
辺部の電源系パッドからの電源供給と併せて第2の電源
系パッドから電源を供給することで、電源系バスの電位
降下が原因とされるゲートアレイ領域での電位の不均一
を解消し、所要の半導体装置特性を確保することができ
る効果がある。
As explained above, the present invention provides a second power system pad in a part of the power system bus in the gate array area, and supplies power from the power system pads in the peripheral area. By supplying power from the gate array, it is possible to eliminate potential nonuniformity in the gate array region caused by a potential drop in the power supply bus, and to ensure desired semiconductor device characteristics.

【図面の簡単な説明】[Brief explanation of drawings]

第1図は本発明の半導体装置の一実施例の平面図、第2
図は第1図のA部の拡大図、第3図は従来の半導体装置
の平面図である。 1・・・ゲートアレイ半導体装置、2・・・入出力パッ
ド、3・・・電源パッド、4・・・GNDバッド、5・
・・電源バス、6・・・GNDバス、7・・・ゲートア
レイ領域、8・・・第2電源パツド、9・・・第2GN
Dパツド、10・・・ゲート素子。 第3
FIG. 1 is a plan view of one embodiment of the semiconductor device of the present invention, and FIG.
The figure is an enlarged view of section A in FIG. 1, and FIG. 3 is a plan view of a conventional semiconductor device. DESCRIPTION OF SYMBOLS 1... Gate array semiconductor device, 2... Input/output pad, 3... Power supply pad, 4... GND pad, 5...
...Power bus, 6...GND bus, 7...Gate array area, 8...Second power supply pad, 9...Second GN
D Pad, 10... Gate element. Third

Claims (1)

【特許請求の範囲】[Claims] 1、周辺部に入出力パッドおよび電源系パッドを配設し
、中央部にアレイ状にゲート素子を配列したゲートアレ
イ領域を配設し、前記電源系パッドとゲートアレイ領域
とを電源系バスで接続してなる半導体装置において、前
記ゲートアレイ領域内の電源系バスの一部に第2の電源
系パッドを配設したことを特徴とする半導体装置。
1. Arrange input/output pads and power supply pads in the periphery, provide a gate array region in which gate elements are arranged in an array in the center, and connect the power supply pads and the gate array region with a power supply bus. What is claimed is: 1. A semiconductor device in which a second power supply system pad is disposed in a part of the power supply system bus in the gate array region.
JP21769790A 1990-08-18 1990-08-18 Semiconductor device Pending JPH0499378A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP21769790A JPH0499378A (en) 1990-08-18 1990-08-18 Semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP21769790A JPH0499378A (en) 1990-08-18 1990-08-18 Semiconductor device

Publications (1)

Publication Number Publication Date
JPH0499378A true JPH0499378A (en) 1992-03-31

Family

ID=16708308

Family Applications (1)

Application Number Title Priority Date Filing Date
JP21769790A Pending JPH0499378A (en) 1990-08-18 1990-08-18 Semiconductor device

Country Status (1)

Country Link
JP (1) JPH0499378A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05128055A (en) * 1991-06-06 1993-05-25 Internatl Business Mach Corp <Ibm> Personal computer system having alternate- system controlling apparatus
EP0724293A3 (en) * 1995-01-27 1996-08-14 Motorola, Inc. Gate compacting structure of power MOS transistor

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05128055A (en) * 1991-06-06 1993-05-25 Internatl Business Mach Corp <Ibm> Personal computer system having alternate- system controlling apparatus
EP0724293A3 (en) * 1995-01-27 1996-08-14 Motorola, Inc. Gate compacting structure of power MOS transistor

Similar Documents

Publication Publication Date Title
JP4458594B2 (en) Module for display device
JPS63304641A (en) Master slice integrated circuit
JPH0499378A (en) Semiconductor device
JP3180612B2 (en) Semiconductor integrated circuit
WO2007026446A1 (en) Device substrate and liquid crystal panel
KR100404487B1 (en) Semiconductor integrated circuit
JPH08313925A (en) Semiconductor integrated circuit
JPH11121505A (en) Semiconductor integrated circuit device
JPH11330351A (en) Semiconductor device
US4874968A (en) Component produced using integrated technology for the fabrication of integrated circuits
JP2910724B2 (en) I / O buffer
JPS63199444A (en) Standard cell system semiconductor device
JP2003066475A (en) Display device
JPH0360054A (en) Gate array
JPH0260148A (en) Semiconductor integrated circuit device
JPH0287550A (en) Master slice type semiconductor integrated circuit
JPS62210642A (en) Programmable logic array device
JP2652948B2 (en) Semiconductor integrated circuit
JPH09148545A (en) Semiconductor device
JP2901313B2 (en) Large-scale integrated circuit device
JPS6320440U (en)
JPH0318044A (en) Semiconductor integrated circuit device
JPH0590499A (en) Integrated circuit device
JPH08204135A (en) Semiconductor integrated circuit
JPH0260129A (en) Semiconductor integrated circuit device