JPH0478840U - - Google Patents
Info
- Publication number
- JPH0478840U JPH0478840U JP12285790U JP12285790U JPH0478840U JP H0478840 U JPH0478840 U JP H0478840U JP 12285790 U JP12285790 U JP 12285790U JP 12285790 U JP12285790 U JP 12285790U JP H0478840 U JPH0478840 U JP H0478840U
- Authority
- JP
- Japan
- Prior art keywords
- clock signal
- clock
- loop
- signal generator
- pll
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Synchronisation In Digital Transmission Systems (AREA)
- Signal Processing For Digital Recording And Reproducing (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP12285790U JPH0478840U (enrdf_load_stackoverflow) | 1990-11-21 | 1990-11-21 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP12285790U JPH0478840U (enrdf_load_stackoverflow) | 1990-11-21 | 1990-11-21 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0478840U true JPH0478840U (enrdf_load_stackoverflow) | 1992-07-09 |
Family
ID=31870600
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP12285790U Pending JPH0478840U (enrdf_load_stackoverflow) | 1990-11-21 | 1990-11-21 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH0478840U (enrdf_load_stackoverflow) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2004040835A1 (ja) * | 2002-11-01 | 2004-05-13 | Fujitsu Limited | データ処理回路 |
-
1990
- 1990-11-21 JP JP12285790U patent/JPH0478840U/ja active Pending
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2004040835A1 (ja) * | 2002-11-01 | 2004-05-13 | Fujitsu Limited | データ処理回路 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0218406A3 (en) | Sampling clock generation circuit | |
| JPH0478840U (enrdf_load_stackoverflow) | ||
| JPS6093344U (ja) | 送受信機 | |
| JPH01149146U (enrdf_load_stackoverflow) | ||
| JPS58125425U (ja) | 掃引受信装置 | |
| JPS59100336U (ja) | デイジタル装置用クロツクパルス発生回路 | |
| JPS5813749U (ja) | Am受信機 | |
| JPS6352316U (enrdf_load_stackoverflow) | ||
| JPS5843044U (ja) | 周波数シンセサイザ− | |
| JPS59129228U (ja) | Pll回路 | |
| JPS5917654U (ja) | ス−パヘテロダイン受信機 | |
| Tyazhev | Modem design for F 1, F 3, F 6, and F 9 signals using a digital PLL AFC system. | |
| JPS6064640U (ja) | 位相同期回路 | |
| JPS633644U (enrdf_load_stackoverflow) | ||
| JPS61151440U (enrdf_load_stackoverflow) | ||
| JPS58176414U (ja) | Fm復調回路 | |
| JPS58182167U (ja) | 位相同期回路の異常検出回路 | |
| JPS60123791U (ja) | ビ−トプル−フ切換回路 | |
| JPH0243031U (enrdf_load_stackoverflow) | ||
| JPS6047357U (ja) | クロック作成回路 | |
| JPS61143331U (enrdf_load_stackoverflow) | ||
| JPH03130672U (enrdf_load_stackoverflow) | ||
| JPS62125034U (enrdf_load_stackoverflow) | ||
| JPS6068742U (ja) | 自動周波数制御回路 | |
| JPS5929813U (ja) | 周波数変調回路の構造 |