JPH0455147U - - Google Patents
Info
- Publication number
- JPH0455147U JPH0455147U JP1990097000U JP9700090U JPH0455147U JP H0455147 U JPH0455147 U JP H0455147U JP 1990097000 U JP1990097000 U JP 1990097000U JP 9700090 U JP9700090 U JP 9700090U JP H0455147 U JPH0455147 U JP H0455147U
- Authority
- JP
- Japan
- Prior art keywords
- wall
- semiconductor device
- metal base
- external lead
- frame
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims description 12
- 239000004020 conductor Substances 0.000 claims description 8
- 239000000463 material Substances 0.000 claims description 8
- 239000002184 metal Substances 0.000 claims description 8
- 239000011810 insulating material Substances 0.000 claims description 4
- 238000000926 separation method Methods 0.000 claims 2
- 238000002955 isolation Methods 0.000 claims 1
- 239000012778 molding material Substances 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 3
- 238000005192 partition Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L24/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L24/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/401—Disposition
- H01L2224/40135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/40137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
- H01L2224/40139—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate with an intermediate bond, e.g. continuous strap daisy chain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/401—Disposition
- H01L2224/40151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/40221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/40225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Description
第1図A,Bは本考案に係る半導体装置の一実
施例を説明するための図、第2図A,B、第3図
A,B、第4図はそれぞれ本考案の他の実施例を
説明するための図で、第2図B、第3図Bは第2
図A、第3図AのX−X′での断面図を示し、第
5図A,Bは従来半導体装置の一例を示す図で、
そのAは幅方向の断面、そのBは奥行方向の断面
を示す。 1……金属ベース、2……枠体、4A,4B,
4C……外部引出導体、5A,5A′,5B,5
B′,5C,5C′……金属小片、6B,6B′
……半導体素子、7A,7B,7C……内部接続
導体、8……蓋体、9……モールド材料、10…
…ゲル状絶縁物質、11……モールド材料隔壁室
。
施例を説明するための図、第2図A,B、第3図
A,B、第4図はそれぞれ本考案の他の実施例を
説明するための図で、第2図B、第3図Bは第2
図A、第3図AのX−X′での断面図を示し、第
5図A,Bは従来半導体装置の一例を示す図で、
そのAは幅方向の断面、そのBは奥行方向の断面
を示す。 1……金属ベース、2……枠体、4A,4B,
4C……外部引出導体、5A,5A′,5B,5
B′,5C,5C′……金属小片、6B,6B′
……半導体素子、7A,7B,7C……内部接続
導体、8……蓋体、9……モールド材料、10…
…ゲル状絶縁物質、11……モールド材料隔壁室
。
Claims (1)
- 【実用新案登録請求の範囲】 (1) 金属ベース、金属小片を介して該金属ベー
スに取り付けられた半導体素子、前記金属ベース
の主面から延びる1つ以上の外部引出導体、該外
部引出導体と前記半導体素子間を接続する内部接
続導体、前記金属ベースと組み合わされる枠体、
および前記半導体素子を覆うよう前記金属ベース
上に注入されたゲル状絶縁物質からなる半導体装
置において、前記ゲル状絶縁物質から雰囲気まで
前記枠体壁とほぼ平行に延びるモールド材料隔離
壁と、該モールド材料隔離壁を越えないよう前記
外部引出導体の存在する部分の前記ゲル状絶縁物
質上に注入され固化したモールド材料とを備えた
ことを特徴とする半導体装置。 (2) 前記モールド材料隔離壁が前記外部引出導
体と前記半導体素子とを分けるよう備えられ、前
記モールド材料を前記外部引出導体側に注入し固
化させたことを特徴とする実用新案登録請求の範
囲(1)に記載の半導体装置。 (3) 前記モールド材料隔離壁が前記枠体と一体
に形成されていることを特徴とする実用新案登録
請求の範囲(1)に記載の半導体装置。 (4) 前記モールド材料隔離壁が前記枠体の内壁
に接着されたチユーブで構成されることを特徴と
する実用新案登録請求の範囲(1)に記載の半導体
装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1990097000U JP2507791Y2 (ja) | 1990-09-14 | 1990-09-14 | 半導体装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1990097000U JP2507791Y2 (ja) | 1990-09-14 | 1990-09-14 | 半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPH0455147U true JPH0455147U (ja) | 1992-05-12 |
JP2507791Y2 JP2507791Y2 (ja) | 1996-08-21 |
Family
ID=31837000
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1990097000U Expired - Fee Related JP2507791Y2 (ja) | 1990-09-14 | 1990-09-14 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP2507791Y2 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH08187682A (ja) * | 1995-01-06 | 1996-07-23 | Ito Seisakusho:Kk | 建築用柱打込器 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0233953A (ja) * | 1988-07-22 | 1990-02-05 | Mitsubishi Electric Corp | 半導体装置 |
JPH02222565A (ja) * | 1989-02-23 | 1990-09-05 | Mitsubishi Electric Corp | 半導体装置 |
-
1990
- 1990-09-14 JP JP1990097000U patent/JP2507791Y2/ja not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0233953A (ja) * | 1988-07-22 | 1990-02-05 | Mitsubishi Electric Corp | 半導体装置 |
JPH02222565A (ja) * | 1989-02-23 | 1990-09-05 | Mitsubishi Electric Corp | 半導体装置 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH08187682A (ja) * | 1995-01-06 | 1996-07-23 | Ito Seisakusho:Kk | 建築用柱打込器 |
Also Published As
Publication number | Publication date |
---|---|
JP2507791Y2 (ja) | 1996-08-21 |
Similar Documents
Legal Events
Date | Code | Title | Description |
---|---|---|---|
LAPS | Cancellation because of no payment of annual fees |