JPH0370424U - - Google Patents

Info

Publication number
JPH0370424U
JPH0370424U JP13027589U JP13027589U JPH0370424U JP H0370424 U JPH0370424 U JP H0370424U JP 13027589 U JP13027589 U JP 13027589U JP 13027589 U JP13027589 U JP 13027589U JP H0370424 U JPH0370424 U JP H0370424U
Authority
JP
Japan
Prior art keywords
adder
output
binary
outputs
inverting amplifier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP13027589U
Other languages
English (en)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP13027589U priority Critical patent/JPH0370424U/ja
Publication of JPH0370424U publication Critical patent/JPH0370424U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Manipulation Of Pulses (AREA)

Description

【図面の簡単な説明】
第1図はこの考案の実施例を示す接続図、第2
図は従来の2値信号出力回路を示すブロツク図、
第3図は第2図の動作を説明する波形図、第4図
は第2図の問題点を説明するための出力波形図で
ある。

Claims (1)

  1. 【実用新案登録請求の範囲】 2値入力信号の一方の値で所定の高レベルを出
    力し、上記2値入力信号の他方の値で所定の低レ
    ベルを出力する2値信号出力回路において、 上記所定の高レベルが入力される反転増幅器と
    、 その反転増幅器の出力と上記所定の低レベルと
    を加算反転出力する第1加算器と、 その第1加算器の出力と上記反転増幅器の出力
    とを加算反転して出力端子に出力する第2加算器
    と、 その第2加算器の入力側と上記第1加算器の出
    力側との間に直列に挿入され、上記2値入力信号
    によりオンオフ制御されるアナログスイツチと、 を具備する2値信号出力回路。
JP13027589U 1989-11-08 1989-11-08 Pending JPH0370424U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP13027589U JPH0370424U (ja) 1989-11-08 1989-11-08

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP13027589U JPH0370424U (ja) 1989-11-08 1989-11-08

Publications (1)

Publication Number Publication Date
JPH0370424U true JPH0370424U (ja) 1991-07-15

Family

ID=31677860

Family Applications (1)

Application Number Title Priority Date Filing Date
JP13027589U Pending JPH0370424U (ja) 1989-11-08 1989-11-08

Country Status (1)

Country Link
JP (1) JPH0370424U (ja)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5081242A (ja) * 1973-11-16 1975-07-01

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5081242A (ja) * 1973-11-16 1975-07-01

Similar Documents

Publication Publication Date Title
JPS63147082U (ja)
JPH0370424U (ja)
JPH0170175U (ja)
JPS5950115U (ja) スイツチング形増幅器の保護回路
JPS6074341U (ja) スイツチング回路
JPH0316740U (ja)
JPS645567U (ja)
JPH0415328U (ja)
JPS643319U (ja)
JPH0340692U (ja)
JPH01137609U (ja)
JPH0163224U (ja)
JPH032746U (ja)
JPS5816564U (ja) ヒステリシス回路
JPS63131474U (ja)
JPS643223U (ja)
JPS61195127U (ja)
JPS6341773U (ja)
JPS62150769U (ja)
JPH02130116U (ja)
JPS63196123U (ja)
JPS62100725U (ja)
JPS62177128U (ja)
JPH021931U (ja)
JPS5854132U (ja) ヒステリシス回路