JPH01107141U - - Google Patents
Info
- Publication number
- JPH01107141U JPH01107141U JP1988000901U JP90188U JPH01107141U JP H01107141 U JPH01107141 U JP H01107141U JP 1988000901 U JP1988000901 U JP 1988000901U JP 90188 U JP90188 U JP 90188U JP H01107141 U JPH01107141 U JP H01107141U
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor device
- shield plate
- conductive shield
- utility
- scope
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 claims description 5
- 238000007789 sealing Methods 0.000 claims 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
Landscapes
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988000901U JPH01107141U (US20020051482A1-20020502-M00057.png) | 1988-01-07 | 1988-01-07 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988000901U JPH01107141U (US20020051482A1-20020502-M00057.png) | 1988-01-07 | 1988-01-07 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH01107141U true JPH01107141U (US20020051482A1-20020502-M00057.png) | 1989-07-19 |
Family
ID=31200319
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1988000901U Pending JPH01107141U (US20020051482A1-20020502-M00057.png) | 1988-01-07 | 1988-01-07 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH01107141U (US20020051482A1-20020502-M00057.png) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006269564A (ja) * | 2005-03-22 | 2006-10-05 | Sony Corp | 半導体装置 |
JP2007019403A (ja) * | 2005-07-11 | 2007-01-25 | Toshiba Corp | 高周波パッケージ装置 |
JP2012009675A (ja) * | 2010-06-25 | 2012-01-12 | Mitsubishi Electric Corp | 高周波半導体パッケージ |
JP2022510411A (ja) * | 2018-12-04 | 2022-01-26 | クリー インコーポレイテッド | 入力と出力が分離された、パッケージングされたトランジスタ・デバイス、及び入力と出力が分離された、パッケージングされたトランジスタ・デバイスを形成する方法 |
-
1988
- 1988-01-07 JP JP1988000901U patent/JPH01107141U/ja active Pending
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006269564A (ja) * | 2005-03-22 | 2006-10-05 | Sony Corp | 半導体装置 |
JP4696621B2 (ja) * | 2005-03-22 | 2011-06-08 | ソニー株式会社 | 半導体装置 |
JP2007019403A (ja) * | 2005-07-11 | 2007-01-25 | Toshiba Corp | 高周波パッケージ装置 |
JP4575247B2 (ja) * | 2005-07-11 | 2010-11-04 | 株式会社東芝 | 高周波パッケージ装置 |
JP2012009675A (ja) * | 2010-06-25 | 2012-01-12 | Mitsubishi Electric Corp | 高周波半導体パッケージ |
JP2022510411A (ja) * | 2018-12-04 | 2022-01-26 | クリー インコーポレイテッド | 入力と出力が分離された、パッケージングされたトランジスタ・デバイス、及び入力と出力が分離された、パッケージングされたトランジスタ・デバイスを形成する方法 |