JP2010534888A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2010534888A5 JP2010534888A5 JP2010518384A JP2010518384A JP2010534888A5 JP 2010534888 A5 JP2010534888 A5 JP 2010534888A5 JP 2010518384 A JP2010518384 A JP 2010518384A JP 2010518384 A JP2010518384 A JP 2010518384A JP 2010534888 A5 JP2010534888 A5 JP 2010534888A5
- Authority
- JP
- Japan
- Prior art keywords
- module
- data
- processing lanes
- processing
- high integrity
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000001360 synchronised Effects 0.000 claims 2
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US93504407P | 2007-07-24 | 2007-07-24 | |
US60/935,044 | 2007-07-24 | ||
US13871708A | 2008-06-13 | 2008-06-13 | |
US12/138,717 | 2008-06-13 | ||
PCT/US2008/071023 WO2009015276A2 (en) | 2007-07-24 | 2008-07-24 | High integrity and high availability computer processing module |
Publications (3)
Publication Number | Publication Date |
---|---|
JP2010534888A JP2010534888A (ja) | 2010-11-11 |
JP2010534888A5 true JP2010534888A5 (zh) | 2013-03-28 |
JP5436422B2 JP5436422B2 (ja) | 2014-03-05 |
Family
ID=40149643
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2010518384A Expired - Fee Related JP5436422B2 (ja) | 2007-07-24 | 2008-07-24 | 高インテグリティと高可用性のコンピュータ処理モジュール |
Country Status (6)
Country | Link |
---|---|
EP (1) | EP2174221A2 (zh) |
JP (1) | JP5436422B2 (zh) |
CN (1) | CN101861569B (zh) |
BR (1) | BRPI0813077B8 (zh) |
CA (1) | CA2694198C (zh) |
WO (1) | WO2009015276A2 (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102011078630A1 (de) * | 2011-07-05 | 2013-01-10 | Robert Bosch Gmbh | Verfahren zum Einrichten einer Anordnung technischer Einheiten |
US8924780B2 (en) * | 2011-11-10 | 2014-12-30 | Ge Aviation Systems Llc | Method of providing high integrity processing |
CN104699550B (zh) * | 2014-12-05 | 2017-09-12 | 中国航空工业集团公司第六三一研究所 | 一种基于lockstep架构的错误恢复方法 |
US10248156B2 (en) | 2015-03-20 | 2019-04-02 | Renesas Electronics Corporation | Data processing device |
US10599513B2 (en) * | 2017-11-21 | 2020-03-24 | The Boeing Company | Message synchronization system |
US10802932B2 (en) | 2017-12-04 | 2020-10-13 | Nxp Usa, Inc. | Data processing system having lockstep operation |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2003338A1 (en) * | 1987-11-09 | 1990-06-09 | Richard W. Cutts, Jr. | Synchronization of fault-tolerant computer system having multiple processors |
US5226152A (en) * | 1990-12-07 | 1993-07-06 | Motorola, Inc. | Functional lockstep arrangement for redundant processors |
JP3123844B2 (ja) * | 1992-12-18 | 2001-01-15 | 日本電気通信システム株式会社 | 二重化装置 |
US6247143B1 (en) * | 1998-06-30 | 2001-06-12 | Sun Microsystems, Inc. | I/O handling for a multiprocessor computer system |
US6615366B1 (en) * | 1999-12-21 | 2003-09-02 | Intel Corporation | Microprocessor with dual execution core operable in high reliability mode |
EP1398700A1 (de) * | 2002-09-12 | 2004-03-17 | Siemens Aktiengesellschaft | Verfahren und Schaltungsanordnung zur Synchronisation redundanter Verarbeitungseinheiten |
US7290169B2 (en) * | 2004-04-06 | 2007-10-30 | Hewlett-Packard Development Company, L.P. | Core-level processor lockstepping |
US20080320287A1 (en) * | 2004-10-25 | 2008-12-25 | Roberts Bosch Gmbh | Method and Device for Performing Switchover Operations in a Computer System Having at Least Two Processing Units |
CN100392420C (zh) * | 2005-03-17 | 2008-06-04 | 上海华虹集成电路有限责任公司 | 非接触式应用芯片的多通道测试仪 |
US8826288B2 (en) * | 2005-04-19 | 2014-09-02 | Hewlett-Packard Development Company, L.P. | Computing with both lock-step and free-step processor modes |
-
2008
- 2008-07-24 JP JP2010518384A patent/JP5436422B2/ja not_active Expired - Fee Related
- 2008-07-24 CN CN200880109465.3A patent/CN101861569B/zh active Active
- 2008-07-24 CA CA2694198A patent/CA2694198C/en not_active Expired - Fee Related
- 2008-07-24 EP EP08796546A patent/EP2174221A2/en not_active Withdrawn
- 2008-07-24 WO PCT/US2008/071023 patent/WO2009015276A2/en active Application Filing
- 2008-07-24 BR BRPI0813077A patent/BRPI0813077B8/pt not_active IP Right Cessation
Similar Documents
Publication | Publication Date | Title |
---|---|---|
GB2561042B (en) | Distributed hardware tracing | |
US9298484B2 (en) | Encapsulation of an application for virtualization | |
JP6583838B2 (ja) | アプリケーションのシミュレーション | |
JP2010534888A5 (zh) | ||
US20160182567A1 (en) | Techniques to Deliver Security and Network Policies to a Virtual Network Function | |
GB201209506D0 (en) | Querying performance data on a parallel computer system having compute nodes | |
US20170005931A1 (en) | Virtual network interface controller performance using physical network interface controller receive side scaling offloads | |
US9298911B2 (en) | Method, apparatus, system, and computer readable medium for providing apparatus security | |
US9916205B2 (en) | Secure live virtual machine guest based snapshot recovery | |
US10346330B2 (en) | Updating virtual machine memory by interrupt handler | |
RU2012127580A (ru) | Подход многоэтапного планирования на уровне исходных кодов для разработки и тестирования программного обеспечения для многопроцессорных сред | |
RU2012147699A (ru) | Средство виртуализации функций для запроса функции процессора | |
JP2011523127A5 (zh) | ||
US10838780B2 (en) | Portable hosted content | |
US20210334228A1 (en) | Managing network interface controller-generated interrupts | |
US20190303344A1 (en) | Virtual channels for hardware acceleration | |
RU2014151557A (ru) | Сетевое управление наборами защищенных данных | |
GB2506048A (en) | Unified, adaptive RAS for hybrid systems | |
Zhou et al. | Optimizations for high performance network virtualization | |
EP3140730A1 (en) | Detecting data dependencies of instructions associated with threads in a simultaneous multithreading scheme | |
WO2009015276A3 (en) | High integrity and high availability computer processing module | |
CN105808338A (zh) | 一种在处理中实现中断响应核可配置的方法及装置 | |
US10152341B2 (en) | Hyper-threading based host-guest communication | |
US10261817B2 (en) | System on a chip and method for a controller supported virtual machine monitor | |
US10803007B1 (en) | Reconfigurable instruction |