JP2001092656A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2001092656A5 JP2001092656A5 JP2000269771A JP2000269771A JP2001092656A5 JP 2001092656 A5 JP2001092656 A5 JP 2001092656A5 JP 2000269771 A JP2000269771 A JP 2000269771A JP 2000269771 A JP2000269771 A JP 2000269771A JP 2001092656 A5 JP2001092656 A5 JP 2001092656A5
- Authority
- JP
- Japan
- Prior art keywords
- instructions
- instruction
- issue
- issue group
- group
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004590 computer program Methods 0.000 claims 5
- 230000008520 organization Effects 0.000 claims 2
- 238000003672 processing method Methods 0.000 claims 2
- 239000006185 dispersion Substances 0.000 claims 1
- 238000000034 method Methods 0.000 claims 1
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/390199 | 1999-09-07 | ||
| US09/390,199 US6618802B1 (en) | 1999-09-07 | 1999-09-07 | Superscalar processing system and method for selectively stalling instructions within an issue group |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2001092656A JP2001092656A (ja) | 2001-04-06 |
| JP2001092656A5 true JP2001092656A5 (enExample) | 2005-07-07 |
| JP3773769B2 JP3773769B2 (ja) | 2006-05-10 |
Family
ID=23541515
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2000269771A Expired - Fee Related JP3773769B2 (ja) | 1999-09-07 | 2000-09-06 | 命令のインオーダ処理を効率的に実行するスーパースケーラ処理システム及び方法 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6618802B1 (enExample) |
| JP (1) | JP3773769B2 (enExample) |
Families Citing this family (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6885375B2 (en) * | 2002-03-11 | 2005-04-26 | Sun Microsystems, Inc. | Stalling pipelines in large designs |
| US20040142620A1 (en) * | 2002-09-10 | 2004-07-22 | Fibermark, Inc. | Nonwoven fiber webs with poly(phenylene sulfide) binder |
| CN101180607B (zh) * | 2005-06-15 | 2011-08-03 | 松下电器产业株式会社 | 处理器 |
| US7627735B2 (en) * | 2005-10-21 | 2009-12-01 | Intel Corporation | Implementing vector memory operations |
| US20090210664A1 (en) * | 2008-02-15 | 2009-08-20 | Luick David A | System and Method for Issue Schema for a Cascaded Pipeline |
| US7984270B2 (en) * | 2008-02-19 | 2011-07-19 | International Business Machines Corporation | System and method for prioritizing arithmetic instructions |
| US20090210666A1 (en) * | 2008-02-19 | 2009-08-20 | Luick David A | System and Method for Resolving Issue Conflicts of Load Instructions |
| US7877579B2 (en) * | 2008-02-19 | 2011-01-25 | International Business Machines Corporation | System and method for prioritizing compare instructions |
| US20090210672A1 (en) * | 2008-02-19 | 2009-08-20 | Luick David A | System and Method for Resolving Issue Conflicts of Load Instructions |
| US20090210669A1 (en) * | 2008-02-19 | 2009-08-20 | Luick David A | System and Method for Prioritizing Floating-Point Instructions |
| US8108654B2 (en) * | 2008-02-19 | 2012-01-31 | International Business Machines Corporation | System and method for a group priority issue schema for a cascaded pipeline |
| US8095779B2 (en) * | 2008-02-19 | 2012-01-10 | International Business Machines Corporation | System and method for optimization within a group priority issue schema for a cascaded pipeline |
| US7882335B2 (en) * | 2008-02-19 | 2011-02-01 | International Business Machines Corporation | System and method for the scheduling of load instructions within a group priority issue schema for a cascaded pipeline |
| US20090210677A1 (en) * | 2008-02-19 | 2009-08-20 | Luick David A | System and Method for Optimization Within a Group Priority Issue Schema for a Cascaded Pipeline |
| US7865700B2 (en) * | 2008-02-19 | 2011-01-04 | International Business Machines Corporation | System and method for prioritizing store instructions |
| US7996654B2 (en) * | 2008-02-19 | 2011-08-09 | International Business Machines Corporation | System and method for optimization within a group priority issue schema for a cascaded pipeline |
| US7870368B2 (en) * | 2008-02-19 | 2011-01-11 | International Business Machines Corporation | System and method for prioritizing branch instructions |
| JP5436033B2 (ja) * | 2009-05-08 | 2014-03-05 | パナソニック株式会社 | プロセッサ |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2911278B2 (ja) * | 1990-11-30 | 1999-06-23 | 松下電器産業株式会社 | プロセッサ |
| US6138230A (en) * | 1993-10-18 | 2000-10-24 | Via-Cyrix, Inc. | Processor with multiple execution pipelines using pipe stage state information to control independent movement of instructions between pipe stages of an execution pipeline |
| US5592679A (en) * | 1994-11-14 | 1997-01-07 | Sun Microsystems, Inc. | Apparatus and method for distributed control in a processor architecture |
| US5958042A (en) * | 1996-06-11 | 1999-09-28 | Sun Microsystems, Inc. | Grouping logic circuit in a pipelined superscalar processor |
| US6047368A (en) * | 1997-03-31 | 2000-04-04 | Sun Microsystems, Inc. | Processor architecture including grouping circuit |
-
1999
- 1999-09-07 US US09/390,199 patent/US6618802B1/en not_active Expired - Lifetime
-
2000
- 2000-09-06 JP JP2000269771A patent/JP3773769B2/ja not_active Expired - Fee Related
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2001092656A5 (enExample) | ||
| US10942737B2 (en) | Method, device and system for control signalling in a data path module of a data stream processing engine | |
| KR101148495B1 (ko) | 파이프라인 프로세서에서 조건 명령 실행을 촉진시키기 위해 로컬 조건 코드 레지스터를 이용하기 위한 방법 및 장치 | |
| EP1050808B1 (en) | Computer instruction scheduling | |
| JP5273982B2 (ja) | データ処理システム内のレジスタリネーミング | |
| US7398374B2 (en) | Multi-cluster processor for processing instructions of one or more instruction threads | |
| KR100617417B1 (ko) | 멀티-스레딩 프로세서에서 스레드의 실행을 정지시키기위한 시스템 및 방법 | |
| US9405552B2 (en) | Method, device and system for controlling execution of an instruction sequence in a data stream accelerator | |
| US9164769B2 (en) | Analyzing data flow graph to detect data for copying from central register file to local register file used in different execution modes in reconfigurable processing array | |
| WO2005081104A8 (en) | Methods and apparatus for processor task migration in a multi-processor system | |
| JP2007520814A5 (enExample) | ||
| JP3773769B2 (ja) | 命令のインオーダ処理を効率的に実行するスーパースケーラ処理システム及び方法 | |
| KR20150105199A (ko) | 데이터 처리장치 및 벡터 오퍼랜드를 처리하는 방법 | |
| US6622238B1 (en) | System and method for providing predicate data | |
| WO2006094196A3 (en) | Method and apparatus for power reduction in an heterogeneously- multi-pipelined processor | |
| JP2001117772A5 (enExample) | ||
| US7111152B1 (en) | Computer system that operates in VLIW and superscalar modes and has selectable dependency control | |
| US20170351524A1 (en) | Operation of a multi-slice processor implementing datapath steering | |
| CN109213529A (zh) | 流水线处理器调度指令的方法、装置及流水线处理器 | |
| US20140281423A1 (en) | Processor and method for processing instructions using at least one processing pipeline | |
| CN111722876A (zh) | 利用超标量流水线执行程序的方法、装置、系统及介质 | |
| US11194577B2 (en) | Instruction issue according to in-order or out-of-order execution modes | |
| JPS6132697B2 (enExample) | ||
| CN112579168B (zh) | 指令执行单元、处理器以及信号处理方法 | |
| WO2007057831A1 (en) | Data processing method and apparatus |