IN2014CN00296A - - Google Patents

Info

Publication number
IN2014CN00296A
IN2014CN00296A IN296CHN2014A IN2014CN00296A IN 2014CN00296 A IN2014CN00296 A IN 2014CN00296A IN 296CHN2014 A IN296CHN2014 A IN 296CHN2014A IN 2014CN00296 A IN2014CN00296 A IN 2014CN00296A
Authority
IN
India
Prior art keywords
mram
address information
cell address
memory
array
Prior art date
Application number
Other languages
English (en)
Inventor
Jung Pill Kim
Taehyun Kim
Hari M Rao
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Publication of IN2014CN00296A publication Critical patent/IN2014CN00296A/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/785Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes
    • G11C29/789Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes using non-volatile cells or latches
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/84Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability
    • G11C29/846Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability by choosing redundant lines at an output stage
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C2029/4402Internal storage of test result, quality data, chip identification, repair information

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Mram Or Spin Memory Techniques (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)
  • Hall/Mr Elements (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
IN296CHN2014 2011-07-25 2012-07-25 IN2014CN00296A (pt)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/189,784 US8638596B2 (en) 2011-07-25 2011-07-25 Non-volatile memory saving cell information in a non-volatile memory array
PCT/US2012/048208 WO2013016467A1 (en) 2011-07-25 2012-07-25 Non-volatile memory saving cell information in a non-volatile memory array

Publications (1)

Publication Number Publication Date
IN2014CN00296A true IN2014CN00296A (pt) 2015-04-03

Family

ID=46750429

Family Applications (1)

Application Number Title Priority Date Filing Date
IN296CHN2014 IN2014CN00296A (pt) 2011-07-25 2012-07-25

Country Status (7)

Country Link
US (1) US8638596B2 (pt)
EP (1) EP2737484A1 (pt)
JP (2) JP6400535B2 (pt)
KR (2) KR20160029871A (pt)
CN (1) CN103733260B (pt)
IN (1) IN2014CN00296A (pt)
WO (1) WO2013016467A1 (pt)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102083266B1 (ko) * 2013-11-29 2020-03-03 삼성전자주식회사 반도체 메모리 장치의 테스트 방법 및 반도체 메모리 시스템
US9747967B2 (en) 2014-09-26 2017-08-29 Intel Corporation Magnetic field-assisted memory operation
US9401226B1 (en) * 2015-09-14 2016-07-26 Qualcomm Incorporated MRAM initialization devices and methods
US10415408B2 (en) * 2016-02-12 2019-09-17 General Electric Company Thermal stress relief of a component
US10283212B2 (en) 2016-11-29 2019-05-07 International Business Machines Corporation Built-in self-test for embedded spin-transfer torque magnetic random access memory
US9805828B1 (en) 2017-02-21 2017-10-31 Micron Technology, Inc. Memory apparatus with post package repair
WO2021176656A1 (ja) * 2020-03-05 2021-09-10 Tdk株式会社 磁気記録アレイ、ニューロモルフィックデバイスおよび磁気記録アレイの制御方法
CN114187954A (zh) * 2020-09-15 2022-03-15 长鑫存储技术有限公司 存储器装置及其测试方法和使用方法、存储器系统
EP4036917B1 (en) 2020-09-15 2023-05-24 Changxin Memory Technologies, Inc. Memory device, testing method therefor and usage method therefor, and memory system

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63219045A (ja) * 1987-03-09 1988-09-12 Hitachi Ltd Icカ−ド
JP2914171B2 (ja) * 1994-04-25 1999-06-28 松下電器産業株式会社 半導体メモリ装置およびその駆動方法
JPH11249969A (ja) * 1997-10-09 1999-09-17 Matsushita Electric Ind Co Ltd アドレス変換回路およびアドレス変換システム
US6256237B1 (en) * 1999-12-28 2001-07-03 United Microelectronics Corp. Semiconductor device and method for repairing failed memory cell by directly programming fuse memory cell
JP2002015595A (ja) * 2000-06-29 2002-01-18 Sanyo Electric Co Ltd 冗長メモリ回路
JP2003208796A (ja) * 2002-01-15 2003-07-25 Mitsubishi Electric Corp 薄膜磁性体記憶装置
US6801471B2 (en) * 2002-02-19 2004-10-05 Infineon Technologies Ag Fuse concept and method of operation
JP2004013961A (ja) * 2002-06-04 2004-01-15 Mitsubishi Electric Corp 薄膜磁性体記憶装置
JP2004062922A (ja) * 2002-07-25 2004-02-26 Renesas Technology Corp 不揮発性半導体記憶装置
DE10341616A1 (de) * 2003-09-10 2005-05-04 Hyperstone Ag Verwaltung defekter Blöcke in Flash-Speichern
JP2005276276A (ja) 2004-03-23 2005-10-06 Toshiba Corp 半導体集積回路装置
CN1862706A (zh) * 2005-05-12 2006-11-15 恩益禧电子股份有限公司 易失性半导体存储器
JP4686350B2 (ja) * 2005-12-09 2011-05-25 株式会社東芝 不揮発性半導体記憶装置及びその自己テスト方法
KR101228519B1 (ko) * 2005-12-12 2013-02-01 삼성전자주식회사 반도체 메모리 장치, 그것을 포함한 테스트 시스템, 그리고반도체 메모리 장치의 리페어 방법
US7362644B2 (en) 2005-12-20 2008-04-22 Magic Technologies, Inc. Configurable MRAM and method of configuration
US7764537B2 (en) 2007-04-05 2010-07-27 Qualcomm Incorporated Spin transfer torque magnetoresistive random access memory and design methods
KR101373183B1 (ko) * 2008-01-15 2014-03-14 삼성전자주식회사 3차원 어레이 구조를 갖는 메모리 장치 및 그것의 리페어방법

Also Published As

Publication number Publication date
JP2015228274A (ja) 2015-12-17
WO2013016467A1 (en) 2013-01-31
EP2737484A1 (en) 2014-06-04
KR20160029871A (ko) 2016-03-15
CN103733260B (zh) 2016-12-07
JP6400535B2 (ja) 2018-10-03
KR20140047145A (ko) 2014-04-21
US8638596B2 (en) 2014-01-28
JP6086451B2 (ja) 2017-03-01
JP2014522074A (ja) 2014-08-28
US20130028009A1 (en) 2013-01-31
CN103733260A (zh) 2014-04-16

Similar Documents

Publication Publication Date Title
IN2014CN00296A (pt)
WO2012109093A3 (en) Memory devices with series-interconnected magnetic random access memory cells
IN2014CN01829A (pt)
GB201311046D0 (en) Static random access memory (SRAM) write assist circuit with leakage suppression and level control
GB2511248A (en) Enhanced data retention mode for dynamic memories
EP2537156A4 (en) CROSS-STORE MEMORY CELLS, NON-VOLATILE STORAGE ARRAYS, METHOD FOR READING A STORAGE CELL, METHOD FOR PROGRAMMING A STORAGE CELL, METHOD FOR WRITING AND READING A STORAGE CELL, AND COMPUTER SYSTEMS THEREWITH
BRPI0809982A2 (pt) Métodos de projeto e memória de acesso aleatório magnetorresistiva de transferência de torque por meio de spin.
GB2497180B (en) Dual power supply memory array with dynamic selection of the lowest voltage
WO2011062825A3 (en) Bit-replacement technique for dram error correction
WO2009089612A8 (en) Nonvolatile semiconductor memory device
GB2464065A (en) Memory cells with power switch circuit for improved low voltage operation
GB2485732A (en) Container marker scheme for reducing write amplification in solid state devices
SG156590A1 (en) Storage device including a memory cell having multiple memory layers
WO2014167292A3 (en) Memory with local-/global bit line architecture and additional capacitance for global bit line discharge in reading
JP2012198977A5 (ja) 半導体装置
EP3044795A4 (en) Accessing memory cells in parallel in a cross-point array
EP2351039A4 (en) DATA PATH FOR MULTI-LEVEL MEMORY CELL, STORAGE METHOD, AND METHODS OF USING MEMORY NETWORK
WO2012170409A3 (en) Techniques for providing a semiconductor memory device
WO2011130013A3 (en) Multi-port memory having a variable number of used write ports
HK1183741A1 (zh) 量化存儲器位單元的讀取和寫入裕量
WO2009046114A3 (en) Two-transistor floating-body dynamic memory cell
WO2010005483A3 (en) Memory cell sensing using negative voltage
GB201300264D0 (en) Magnetic random access memory device and method for producing a magnetic random access memory device
WO2014043574A3 (en) Reference cell repair scheme
WO2011081949A3 (en) Hydrogen storage and/or generation