IL83698A - Rule structure for insertion of new elements in a circuit design synthesis procedure - Google Patents
Rule structure for insertion of new elements in a circuit design synthesis procedureInfo
- Publication number
- IL83698A IL83698A IL83698A IL8369887A IL83698A IL 83698 A IL83698 A IL 83698A IL 83698 A IL83698 A IL 83698A IL 8369887 A IL8369887 A IL 8369887A IL 83698 A IL83698 A IL 83698A
- Authority
- IL
- Israel
- Prior art keywords
- circuit design
- synthesis procedure
- new elements
- rule structure
- design synthesis
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/327—Logic synthesis; Behaviour synthesis, e.g. mapping logic, HDL to netlist, high-level language to RTL or netlist
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US90751386A | 1986-09-12 | 1986-09-12 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| IL83698A0 IL83698A0 (en) | 1988-01-31 |
| IL83698A true IL83698A (en) | 1992-06-21 |
Family
ID=25424226
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| IL83698A IL83698A (en) | 1986-09-12 | 1987-08-31 | Rule structure for insertion of new elements in a circuit design synthesis procedure |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US5452226A (de) |
| EP (1) | EP0259703A3 (de) |
| JP (1) | JPS63155266A (de) |
| AU (1) | AU7728187A (de) |
| DK (1) | DK473487A (de) |
| FI (1) | FI873920A7 (de) |
| IE (1) | IE872448L (de) |
| IL (1) | IL83698A (de) |
Families Citing this family (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2004077555A1 (ja) * | 1992-03-31 | 2004-09-10 | Yasuo Jimbo | Lsi設計部品データの管理装置 |
| US5625567A (en) * | 1993-11-12 | 1997-04-29 | Viewlogic Systems, Inc. | Electronic circuit design system and method with programmable addition and manipulation of logic elements surrounding terminals |
| US5764534A (en) * | 1994-10-13 | 1998-06-09 | Xilinx, Inc. | Method for providing placement information during design entry |
| WO1996036921A1 (en) * | 1995-05-19 | 1996-11-21 | 3Com Corporation | Method and apparatus for linking computer aided design databases with a numerical control machine database |
| US5805861A (en) * | 1995-08-29 | 1998-09-08 | Unisys Corporation | Method of stabilizing component and net names of integrated circuits in electronic design automation systems |
| US6173245B1 (en) * | 1995-10-18 | 2001-01-09 | Altera Corporation | Programmable logic array device design using parameterized logic modules |
| US5712794A (en) * | 1995-11-03 | 1998-01-27 | Motorola, Inc. | Automated method for adding attributes indentified on a schematic diagram to an integrated circuit layout |
| US5825661A (en) * | 1996-05-01 | 1998-10-20 | International Business Machines Corporation | Method and apparatus for automatic post-layout optimization of an integrated circuit |
| US6865524B1 (en) * | 1997-01-08 | 2005-03-08 | Trilogy Development Group, Inc. | Method and apparatus for attribute selection |
| US5991523A (en) * | 1997-03-18 | 1999-11-23 | Xilinx, Inc. | Method and system for HDL global signal simulation and verification |
| US5995730A (en) * | 1997-05-23 | 1999-11-30 | Lsi Logic Corporation | Method for generating format-independent electronic circuit representations |
| US5949993A (en) * | 1997-10-31 | 1999-09-07 | Production Languages Corporation | Method for the generation of ISA simulators and assemblers from a machine description |
| US7071952B1 (en) * | 1998-11-30 | 2006-07-04 | Actcon Control Ab | Method for inserting objects into a working area in a computer application |
| US6505328B1 (en) * | 1999-04-27 | 2003-01-07 | Magma Design Automation, Inc. | Method for storing multiple levels of design data in a common database |
| US6625789B2 (en) * | 2000-04-14 | 2003-09-23 | Hitachi, Ltd. | Computer-readable medium for recording interface specifications |
| US6813751B2 (en) * | 2002-07-16 | 2004-11-02 | International Business Machines Corporation | Creating standard VHDL test environments |
| TW201211808A (en) * | 2010-09-10 | 2012-03-16 | Hon Hai Prec Ind Co Ltd | System and method for checking electrical rules |
| US10810790B1 (en) * | 2013-02-28 | 2020-10-20 | TheMathWorks, Inc. | Identification and correction of temporal ages in separate signal paths of a graphical model |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2245984B1 (de) * | 1973-09-27 | 1977-03-18 | Ibm | |
| UST935003I4 (en) * | 1974-02-19 | 1975-06-03 | Process for selecting circuits with optimum | |
| US4386403A (en) * | 1979-12-31 | 1983-05-31 | International Business Machines Corp. | System and method for LSI circuit analysis |
| US4377849A (en) * | 1980-12-29 | 1983-03-22 | International Business Machines Corporation | Macro assembler process for automated circuit design |
| US4441207A (en) * | 1982-01-19 | 1984-04-03 | Environmental Research Institute Of Michigan | Design rule checking using serial neighborhood processors |
| US4613940A (en) * | 1982-11-09 | 1986-09-23 | International Microelectronic Products | Method and structure for use in designing and building electronic systems in integrated circuits |
| US4584653A (en) * | 1983-03-22 | 1986-04-22 | Fujitsu Limited | Method for manufacturing a gate array integrated circuit device |
| JPS60114968A (ja) * | 1983-11-28 | 1985-06-21 | Hitachi Ltd | 推論システム |
| US4703435A (en) * | 1984-07-16 | 1987-10-27 | International Business Machines Corporation | Logic Synthesizer |
| EP0169576B1 (de) * | 1984-07-27 | 1990-12-19 | Hitachi, Ltd. | Verfahren und System zum Verstehen und Belegen von Schaltungsmustern |
| US4635208A (en) * | 1985-01-18 | 1987-01-06 | Hewlett-Packard Company | Computer-aided design of systems |
| JPH0668696B2 (ja) * | 1985-02-22 | 1994-08-31 | 株式会社日立製作所 | 挿入機用ncデータ作成方法 |
-
1987
- 1987-08-20 AU AU77281/87A patent/AU7728187A/en not_active Abandoned
- 1987-08-26 EP EP19870112426 patent/EP0259703A3/de not_active Withdrawn
- 1987-08-31 IL IL83698A patent/IL83698A/xx unknown
- 1987-09-10 FI FI873920A patent/FI873920A7/fi not_active Application Discontinuation
- 1987-09-11 IE IE872448A patent/IE872448L/xx unknown
- 1987-09-11 DK DK473487A patent/DK473487A/da not_active Application Discontinuation
- 1987-09-11 JP JP62226726A patent/JPS63155266A/ja active Pending
-
1991
- 1991-05-21 US US07/703,706 patent/US5452226A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| JPS63155266A (ja) | 1988-06-28 |
| FI873920A0 (fi) | 1987-09-10 |
| FI873920L (fi) | 1988-03-13 |
| EP0259703A3 (de) | 1990-09-19 |
| IE872448L (en) | 1988-03-12 |
| AU7728187A (en) | 1988-03-17 |
| DK473487D0 (da) | 1987-09-11 |
| EP0259703A2 (de) | 1988-03-16 |
| IL83698A0 (en) | 1988-01-31 |
| FI873920A7 (fi) | 1988-03-13 |
| US5452226A (en) | 1995-09-19 |
| DK473487A (da) | 1988-03-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| GB2213664B (en) | Clock holdover circuit | |
| EP0224884A3 (en) | Clock circuit synchronization | |
| IL83698A (en) | Rule structure for insertion of new elements in a circuit design synthesis procedure | |
| EP0256861A3 (en) | Flip-flop circuit | |
| GB8721827D0 (en) | Circuit | |
| EP0253533A3 (en) | A circuit arrangement for producing high voltages | |
| EP0241219A3 (en) | Electronic timepiece | |
| GB8615467D0 (en) | Cmos-input circuit | |
| KR920004333B1 (en) | Master-slave flip-flop circuit | |
| GB8526816D0 (en) | Synchronization circuit | |
| EP0209464A3 (en) | Master-slave type flip-flop circuit | |
| EP0272653A3 (en) | Synchronizing circuit | |
| GB8713683D0 (en) | Electronic clock | |
| GB2186718B (en) | Photovoltaic electronic timepiece | |
| GB8703661D0 (en) | Electronic switchgear | |
| EP0240299A3 (en) | Bit synchronization circuit | |
| GB2191892B (en) | A circuit unit for a timepiece and a method of making the same | |
| GB8706310D0 (en) | Circuit | |
| EP0241253A3 (en) | Electronic timepiece | |
| EP0241266A3 (en) | Electronic watch | |
| GB8707964D0 (en) | Integrated circuit | |
| GB8712891D0 (en) | Integrated circuit sockets | |
| GB8711498D0 (en) | Circuit | |
| GB2160080B (en) | Timebase circuit | |
| EP0233734A3 (en) | Clock signal generating circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| KB | Patent renewed |