GB2504032A - Modularized three-dimensional capacitor array - Google Patents

Modularized three-dimensional capacitor array Download PDF

Info

Publication number
GB2504032A
GB2504032A GB1318585.5A GB201318585A GB2504032A GB 2504032 A GB2504032 A GB 2504032A GB 201318585 A GB201318585 A GB 201318585A GB 2504032 A GB2504032 A GB 2504032A
Authority
GB
United Kingdom
Prior art keywords
capacitor
node
switching device
dielectric
conductive plates
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB1318585.5A
Other versions
GB2504032B (en
GB201318585D0 (en
Inventor
Louis Lu-Chen Hsu
Xu Ouyang
Chih-Chao Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of GB201318585D0 publication Critical patent/GB201318585D0/en
Publication of GB2504032A publication Critical patent/GB2504032A/en
Application granted granted Critical
Publication of GB2504032B publication Critical patent/GB2504032B/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • H01L22/22Connection or disconnection of sub-entities or redundant parts of a device in response to a measurement
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/24Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using capacitors
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0688Integrated circuits having a three-dimensional layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/14Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/30Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
    • H01L22/34Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/0805Capacitors only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)
  • Protection Of Static Devices (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A modularized capacitor array includes a plurality of stacked capacitor modules. Each capacitor module includes a capacitor and a switching device that is configured to electrically disconnect the capacitor. The switching device includes a sensing unit configured to detect the level of leakage of the capacitor so that the switching device disconnects the capacitor electrically if the leakage current exceeds a predetermined level. Each capacitor module can include a single capacitor plate, two capacitor plates, or more than two capacitor plates where the middle electrode is shared between capacitors. In some embodiments each module 4 comprises at least two capacitors C1:C6 comprising at least three overlapping conductive plates 10, 20, 30:70. Each switch can comprise a field effect transistor, FET. In some embodiments each module comprises a capacitor-side via that contacts at least one plate of the capacitors and the switching device.

Description

MODULARIZED THREE-DIMENSIONAL CAPAC1T OR ARRAY
BACKGROUND
10001] The invention relates to the field of semiconductor devices and circuits, and particularly to a high-density, 3-dimensional microelectronic capacitor array, methods of manufacturing the same, and methods of operating the same.
10002] Capacitors have found a wide range of applications in integrated semiconductor circuits.
For example, high-density capacitors are employed to decouple and stabilize signal and power lines. As the number of integrated circuit components continuously increases from generation to generation, less chip area remains available for building passive devices such as capacitors.
10003] Without a decoupling capacitor that pmvides sufficient capacitance, coupling noise can jeopardize signal integrity in high-speed circuits. Further, a large capacitor is needed for many circuits application including, for example, PLL (phase lock loop) circuits, charge pump circuits, analog circuits, and ESD (electro-static discharge) protcction circuits.
100041 To increase capacitance of a capacitor without a corresponding increase in circuit area used for the capacitor, some of the advanced semiconductor chips employ a thin node dielectric material for the capacitor. As the thicirness of the node dielectric decreases, leakage current through the capacitor increases. The increase in the leakage current becomes a serious problem for a high-density capacitor because a leaky capacitor is electrically equivalent to a resistor in an unwanted place that reduces the supply voltage and increases power consumption of the circuit.
Further, a leaky capacitor is known to cause a problem for many circuits. For example, a leaky capacitor is a major contributor to jitter noise in a PLL circuit.
BRIEF SUMMARY
100051 According to an embodiment of the present invention, a modularized capacitor array includes aplurality of capacitor modules. Each capacitor module includes a capacitor and a switching device that is configured to electrically disconnect the capacitor. The switching device includes a sensing unit configured to detect the level of leakage of the capacitor so that the switching device disconnects the capacitor electrically if the leakage current exceeds a predetermined level. Each capacitor module can include a single capacitor plate, two capacitor plates, or more than two capacitor plates. The leakage sensors and switching devices are employed to electrically disconnect any capacitor module of the capacitor array that becomes leaky, thereby protecting the capacitor array from excessive electrical leakage.
10006] The modularized construction of the capacitor array ensures that the yield of the capacitor array can be high despite local defects by disconnecting capacitor modules that leak excessively both at initial testing and during operation of a semiconductor chip in the field. Therefore, the granularity for electrical isolation of the capacitor module depends on the expected yield of each capacitor module. Ifthe yield of each capacitor module is relatively poor, the granularity for electrical isolation of the capacitor module is high, and vice versa. Because high granularity for electrical isolation of the capacitor modules requires a large number of semiconductor devices for implementing the sensing units and switching devices, the degie of the granularity for electrical isolation of the capacitor module can be optimized by consideration the expected yield of each capacitor module and the area that the sensing units and switching devices require.
10007] According to an aspect of the present invention, a semiconductor structure including an array of capacitor modules is pmvided. Each ofthe capacitor modules includes a capacitor and a switching device. The capacitor includes a first electrode, a second electrode, and a dielectric material located between the first electrode and the second electrode. The switching device is configured to electrically disconnect the capacitor from a power supply node.
100081 According to another aspect of the present invention, a semiconductor structure including an array of vertically stacked capacitor modules is provided. Each of the vertically stacked capacitor modules includes at least two capacitors and at Icast one switching dcvicc. The at Icast two capacitors include at least three conductive plates that vertically overlie or underlie one another and are separated from one another by at least one node dielectric. The at least one switching device is configured to electrically disconnect the at least two capacitors from a power supply node.
10009] According to yet another aspect of the present invention, a method of operating a semiconductor structure is provided. The method includes providing a semiconductor structure including an array of capacitor modules, wherein each of the capacitor modules includes a capacitor and a switching dcvicc connected to a power supply node; and turning on a first component of one of the switching devices within a capacitor module among the array of capacitor modules. A leakage current through a capacitor within the capacitor module triggers turning off of a second component within the capacitor module, whereby the capacitor within the capacitor module is electrically isolated from the power supply node.
100101 According to still another aspect ofthe present invention, a method of manufacturing a semiconductor structurc is provided. The method includes forming at least onc switching dcvicc on a semiconductor substrate; forming at least one capacitor-side via structure contacting one node of the at least one switching device; and forming at least three conductive plates and at least one node dielectric on the semiconductor substrate. The at least three conductive plates vertically overlic or underlie onc anothcr and arc scparatcd from one another by thc at Icast one node dielectric, and a laterally protruding portion of one of the at least three conductive plates contacts the at least one capacitor-side via structure.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
10011] FIG. 1 is a schematic diagram of a first exemplary structure including a first array of vertically stacked capacitor modules according to a first embodiment of the present invention.
100121 FTG. 2 is a schematic diagram of a second exemplary structure including a second array of vertically stacked capacitor modules according to a second embodiment of the present invention.
100131 FTG. 3 is a schematic diagram of a third exemplary structure including a third array of vertically stacked capacitor modules according to a third embodiment of the present invention.
100141 FIG. 4 is a schematic of an exemplary circuit according to a fourth embodiment of the present invention.
100151 FIGS. 5A -5K are sequential vertical cross-sectional views of a fourth exemplary structure during processing steps according to a fifth embodiment of the present invention.
100161 FIG. 6A is a vertical cross-sectional view of a fifth exemplary structure according to a sixth embodiment of the present invention.
100171 FIG. 6B is a top-down view of the fifth exemplary structure according to the sixth embodiment of the present invention. A second power-supply-side plate has been removed for clarity in FIG. 5B.
10018] FIG. 6C is a bird's eye view of selected elements of the fifth exemplary structure according to the sixth embodiment of the present invention.
100191 FIG. 7 is a vertical cross-sectional view of a sixth exemplary structure according to a seventh embodiment of the present invention.
DETAILED DESCRIPTION
100201 As stated above, the present invention relates to semiconductor devices and circuits, and particularly to a high-density, 3-dimensional microelectronic capacitor array, methods of manufacturing the same, and methods of operating the same, which are now described in detail with accompanying figures. Throughout the drawings, the same reference numerals or lefters are used to designate like or equivalent elements. The drawings are not necessarily drawn to scale.
100211 As used herein, "vertically stacked" elements mean elements in which each element among said elements overlies or underlies all other(s) of said elements.
100221 Referring to FIG. 1, a schematic diagram of a first cxcmplaiy structure illustrates a first array of vertically stacked capacitor modules 100 according to a first embodiment of the present invention. Each vertically stacked capacitor module 100 includes a capacitor assembly 6 that is electrically connected to a first power supply node through a switching device 140. The first power supply node is labeled "Global Vdd." The capacitor assembly 6 includes a plurality of capacitors that are stacked in a vertical direction, i.e., in a direction perpendicular to a substrate on which the array of vertically stacked capacitor modules 100 is formed. The first array of vertically stacked capacitor modules 100 is repeated at least in one direction. For example, the first array of vertically stacked capacitor modules 100 can be repeated along the x-direction, along the y-direction, or in the two-dimensional plane including the x-axis and the y-axis.
100231 Within each vertically stacked capacitor module 100, a switching device 140 and a capacitor assembly 6 are vertically stacked, i.e., overlie or underlie one another. Typically, the switching device 140 includes semiconductor devices located on a top surface of a semiconductor substrate, and the capacitor assembly 6 overlies the switching device 140 in each vertically stacked capacitor module 100. The lateral extent of each vertically stacked capacitor module tOO is limited along the horizontal directions, i.e., along the x-direction and the y-direction.
100241 Each vertically stacked capacitor module 100 is electrically connected between the first power supply node and a second power supply node, which is labeled "Global Vss," in a parallel connection. The electrical connection to the first power supply node can be disabled in each of the vertically stacked capacitor modules 100 by the switching device 140 in the vertically stacked capacitor modules 100. The switching device 140 can be configured to automatically disconnect the plurality of capacitors 6 within the same vertically stacked capacitor module 100 when a leakage current within the plurality of capacitors 6 in the vertically stacked capacitor module 100 triggers turning-off of a circuit element in the switching device 140. Each of the capacitors in a capacitor assembly 6 includes a first electrode 110, a second electrode 120, and a node dielectric located therebetween.
100251 By utilizing the capability to electrically disconnect vertically stacked capacitor modules that have leakage currents high enough to trigger turning-off of a circuit element in a switching device 140, the level of the leakage current within an electrically connected portion, i.e., an actively fUnctioning portion, of the array of vertically stacked capacitor modules 100 can be limited below a predetermined level. The array of vertically stacked capacitor modules 100 can be manufactured as a decoupling capacitor embedded a semiconductor chip. The electrical disconnection ofvertically stacked capacitor modules 100 having high leakage currents can be effected during testing after manufacture and before usage, or alternately, during operation of a semiconductor chip in a computational system.
100261 The capacitor assembly 6 can be implemented by employing at least three conductive plates that vertically overlie or underlie one another. Each of the at least three conductive plates are separated from one another by at least one node dielectric. The switching device 140 in a vertically stacked capacitor module 100 is configured to electrically disconnect the at least two capacitors from the first power supply node. The switching device 140 is connected to the first power supply node on one end and one of the at least three conductive plates on another end.
The switching device 140 can include a field eflbct transistor and a sensor unit configured to detect a leakage current through the capacitor assembly 6 within the vertically stacked capacitor module 100.
100271 The array of vertically stacked capacitor modules 100 can be an n x p array of vertically stacked capacitor modules 100. While FIG. 1 illustrates an array of vertically stacked capacitor modules in a 5 x 5 array, each of n and p can be any integer from 1 to 10,000,000, provided that at least one of n and p is greater than I to form an "array." The array of vertically stacked capacitor modules 100 includes a plurality of conductive layers, which are patterned to form conductive plates in each of the capacitor assemblies 6. Each conductive plate within a vertically stacked capacitor module tOO is electrically isolated from other conductive plates in other vertically stacked capacitor modules 100 in order to ensure that a switching device 140 can electrically disconnect a vertically stacked capacitor module 100.
100281 The first power supply node, which is physically implemented as a power plane, is connected to the switching devices 140, but is not directly connected to the capacitor assemblies 6. The placement of the switching devices 140 between the first power supply node and the capacitor assemblies 6 minimizes parasitic electrical components when a defective capacitor assembly 6 is switched off from the power supply system, i.e., electrically disconnected from the first power supply node by a switching device 140. The first power supply node can be a node that supplies a non-zero voltage potential, and the second power supply node can be electrical ground. Alternately, both the first and second power supply nodes can supply non-zero voltage potentials, provided that the non-zero voltage potential from the first power supply node and the non-zero voltage potential from the second power supply node are different.
100291 Referring to FIG. 2, a schematic diagram of a second exemplary structure illustrates a second array of vertically stacked capacitor modules 100 according to a second embodiment of the present invention. The second exemplary structure can be derived from the first exemplary structure by modifying the contents in each of the vertically stacked capacitor modules tOO in the first exemplary structure. Specifically, each vertically stacked capacitor module 100 in the second exemplary structure includes at least one first-type capacitor module 4 and at least one second-type capacitor module 8. Each of the at least one first-type capacitor module 4 includes a switching device 140 and a capacitor. Each of the at least one second-type capacitor module 8 includes a switching device 140 and a plurality of capacitors. The difference between the first-type capacitor module 4 and the second-type capacitor module 8 is the number of capacitors included therein, i.e., whether a single capacitor is present or a plurality of capacitors is present.
100301 Each of the at least one first-type capacitor module 4 and the at least one second-type capacitor moduleS is electrically connected to a first power supply node, which is labeled "Global Vdd," through a switching device 140. The second-type capacitor modulc 8 includes a plurality of capacitors that are stacked in a vertical direction as in the first embodiment. The first array of vertically stacked capacitor modules 100 is repeated at least in one direction as in the first embodiment.
100311 Each vertically stacked capacitor module 100 is electrically connected between the first power supply node and a second power supply node, which is labeled "Global Vss," in a parallel connection as in the first embodiment. The switching device 140 is configured to automatically disconnect a capacitor or capacitors in a first-type capacitor module 4 or a second-type capacitor module whcn a leakage current within the first-typc capacitor module 4 or the sccond-type capacitor module 8 in the vertically stacked capacitor module 100 triggers turning-off of a circuit element in a switching device 140 therein. Each of the capacitors in first-type capacitor modules 4 and second-type capacitor modules 8 includes a first electrode 110, a second electrode 120, and a node dielectric located therebetween. The second exemplary structure can provide the same functionality as the first exemplary structure at an enhanced granularity, i.e., the number of capacitors controlled by each switching device 140 is less than a corresponding number in the first exemplary structure.
100321 The at least one first-type capacitor module 4 and the at least one second-type capacitor module 8 in each vertically stacked capacitor module 100 can be implemented by employing at least tbrec conductive platcs that vertically overlie or undcrlic one anothcr. Each of the at least three conductive plates are separated from one another by at least one node dielectric. Each switching device 140 is configured to electrically disconnect at least one capacitors from the first power supply nodc. Each switching device 140 is conncctcd to the first power supply node on one end and one of the at least three conductive plates on another end. Each switching device can include a field effect transistor and a sensor unit configured to detect a leakage current through a first-type capacitor module 4 or a second-type capacitor module 8 within the vertically stacked capacitor module 100.
100331 The array of vertically stacked capacitor modules 100 can be an n x p array of vertically stacked capacitor modules 100 as in the first embodiment. The first power supply node, which is physically implcrncntcd as a power planc, is connccted to thc switching deviccs 140, but is not directly connected to the first-type capacitor modules 4 or the second-type capacitor modules 8.
The placement of the switching devices 140 between the first power supply node and one of the first-type capacitor modules 4 or the second-type capacitor modules 8 minimizes parasitic electrical components when a defective first-type capacitor modules 4 or a defective second-type capacitor modulcs is switched off from the power supply system. Thc first power supply node can be a node that supplies a non-zero voltage potential, and the second power supply node can be electrical ground or a node that supplies a non-zero voltage potential as in the first embodiment.
[0034] Referring to FIG. 2, a schematic diagram of a third exemplaiy structure illustrates a third array of vertically stacked capacitor modules 100 according to a third embodiment of the present invention. The third exemplaiy structure can be derived from the first or second exemplary structure by modifring the contents in each of the vertically stacked capacitor modules 100 in the first or second exemplary structure. Specifically, each vertically stacked capacitor module 100 in the third exemplary structure includes a plurality of first-type capacitor modules 4. Each of the plurality of first-type capacitor modules 4 includes a switching device a capacitor. Thus, each capacitor in the vertically stacked capacitor module 100 can be disconnected from a first power supply node by a switching device 140.
100351 The third exemplary structure provides thc samc functionality as thc first and second exemplary structures with an enhanced granularity because each capacitor can be individually disconnected from the power supply system. The third exemplary structure can be manufactured and operated employing the methods described in the first and second embodiments.
100361 Referring to FIG. 4, a schematic of an exemplary circuit that can be employed for a switching device 140 in a vertically stacked capacitor module 100 is shown according to a fourth embodiment of the present invention.
100371 The switching device 140 includes a field effect transistor labeled P2 and a sensor unit 142 that is configured to detect a leakage current through a capacitor C. A first-type capacitor module can include the switching device 140 and the capacitor. A second-type capacitor module can include the switching device 140 and the capacitor C and additional capacitors in a parallel connection with the capacitor C. A vertically stacked capacitor module 100 of the first embodiment can include the switching device 140 and a plurality of a parallel connection of capacitors that replace the capacitor C. 100381 The sensor unit 142 includes a transistor labeled P1." The transistor labeled "P1" can be a first p-type field effect transistor, and the field effect transistor labeled P2" can be a second p-type field effect transistor. The first and second p-type field effect transistors are connected in a parallel connection between a first power supply node, which is herein referred to as "node A," and a first node ofthe capacitor C, which is herein referred to as "node B." The sensor unit 142 is configured to provide a voltage to a gate of the transistor labeled "P2." The voltage provided to the gate of the transistor labeled P2 is determined by the amount of the leakage current through the capacitor C. 100391 A drain of the second p-type field effect transistor is connected directly to the power supply node, and a source of the second p-type field effect transistor is connected directly to the node of the capacitor. The second p-type field effect transistor has a lower transconductance, and correspondingly, a greater current capacity, that the first p-type field effect transistor. The sensor unit 142 includes an even number of inverters in a series connection located between a second node of the capacitor C, which is herein referred to as "node G," and a gate of the second p-type field effect transistor. For example, the even number of inverters in a series connection can be a series connection of a first inverter labeled "INVI" and a second inverter labeled "INV2." Further, one or more of the inverters can be combined with at least another inverter, such as an inverter labeled "INVO," to form a latch.
100401 The sensor unit 142 can include a pulse generator 133 that is configured to provide a signal pulse of a finite duration to a gate of the first p-type field effect transistor. The duration of l0 the pulse can be from I picosecond to 10 seconds, and typically from I nanosecond to I millisecond, although lesser and greater durations can also be employed. The signal pulse turns on the first p-type field effect transistor during the duration of the signal pulse and applies to node B a voltage potential that is substantially the same as the voltage potential at node A, i.e., at the first power supply node.
10041] Optionally, the sensor unit 142 can include a resistor Rç located around the capacitor C and configured to raise a temperature of the capacitor C during the duration of the signal pulse.
This functionality can be effected by connecting the resistor Rç to an optional transistor labeled "Ni," which can be an n-type field effect transistor, in a series connection between the first power supply node, i.e., node A, and a second power supply node that is labeled Vss. The leakage current increases with the elevating of the temperature at the capacitor C due to the heating provided by the resistor Rc:. Vss can be electrical ground, or can be at a non-zero voltage potential that is different from the voltage potential at the first power supply node. The gate of the transistor "Ni" is connected to the pulse generator i33. The transistor "Ni" turns on during the duration of the signal pulse.
10042] The resistor R is a heater that is located adjacent to the capacitor C (or capacitors comiected to the switching device 140) so that leakage rate of the capacitor C is enhanced and the switching-off the capacitor C can be accelerated before an adverse effect to the power supply system is manifested in a significant manner. The first and second p-type field effect transistors (corresponding to "P1" and "P2") are employed in order to enable a temporary disconnection and a permanent disconnection, respectively, between the capacitor C and the first power supply node.
100431 The first p-type field effect transistor "P1" is used for sensing the leakage current through the capacitor C. During the duration of a signal pulse "p," the first p-type field effect transistor "P1" is turned on via an inverter labeled "INV3." During the duration of the signal pulse, the capacitor C is connected to the first power supply node labeled "Vdd" via the first p-type field effect transistor "Pi
II
100441 If the capacitor C is not leaky, then voltage potential at node U is substantially the same as the voltage provided by the second power supply node Vss. A feedback control signal is formed via the two inverters INV1 and INV2, thereby turning on the second p-type field effect transistor "P2" that has a greater current capacity than the first p-type field effect transistor "P1 Even after the pulse is turned off, the second p-type field effect transistor "P2" is remains firmly turned on.
100451 If the capacitor C is leaIt, then the voltage potential at node G drifts away from the voltage potential supplied by the second power supply node "Vss" toward the voltage potential provided by the first power supply node "Vdd." This is because the capacitor C behaves like a resistor that is stacked with a parasitic wiring resistor "R" in a series connection between node B and the second power supply node "Vss." Thus, an anomaly is generated at node G in the form of a deviation from the voltage potential at the second power supply node "Vss." This anomaly at node U trigger switching of the state in the inverter labeled "1NV2," thereby turning off the second p-type field effect transistor P2." Since the inverter labeled "Th4V0" and the inverter labeled "INV2" form a latch, the output from the inverter labeled "INV1" is held high, and the second p-type field effect transistor "P2" is turned off, electrically disconnecting the capacitor C from the first power supply node "Vdd." After the duration of the signal pulse "p," the first p-type field effect transistor "P1" is also turned off The capacitor C is completely disconnected from the first power supply node "Vdd" electrically at this point.
100461 A circuit of the fourth embodirnent of the present invention can be embodied in a semiconductor structure according to any of the first, second, and third embodiments. The semiconductor structure includes an array of capacitor modules, in which each of the capacitor modules includes a capacitor and a switching device 140 connected to a first power supply node "Vdd." A first component of a switching device 140, such as the first p-type field effect transistor "P1," can be turned off within a capacitor module among the array of capacitor modules. A leakage current through a capacitor C within the capacitor module triggers turning off of a second component, such as the second p-type field effect transistor "P2," within the capacitor module. The capacitor C within the capacitor module can be electrically isolated from the first power supply node "Vdd" as the second component is turned off due to the leakage current in the capacitor C. 100471 Referring to FIGS. SA -5K, sequential vertical cmss-sectional views of a fourth exemplary structure are shown during processing steps according to a fifth embodiment of the present invention. The fourth exemplary structure includes a capacitor assembly that can be incorporated as a capacitor assembly 6 in the first exemplary structure of FIG. 1. In case the fourth exemplary structure is incorporated into thc first exemplar structure, the switching devices in FIG. 1 are manufactured on a top surface of a semiconductor substrate (not shown) prior to formation of the fourth exemplary structure. After forming a dielectric layer (not shown) over the semiconductor devices that function as the switching devices 140 to provide electrical isolation, the capacitor assemblies are subsequently formed over the switching devices.
100481 Referring to FIG. SA, a vertically stacked capacitor module 100 is formed within an area between two dotted vertical lines. The vertically stacked capacitor module 100 can be repeated in one direction as a one-dimensional array or in two directions as a two-dimensional array. The two dotted vertical lines represent boundaries between the vertically stacked capacitor module and other vertically stacked capacitor modules surrounding the vertically stacked capacitor module 100 illustrated herein.
100491 The first conductive plate 10 is formed in a first metallization stepS, for example, by patterning a first conductive layer. The first conductive plate 10 is a metal such as Cu, W, Ta, Ti, WN, TaN, TiN, Au, Ag, Sn, or a combination thereof The lateral extent of the first conductive plate 10 is limited within the periphery of the vertically stacked capacitor module tOO so that the first conductive plate 10 in the vertically stacked capacitor module 100 is electrically isolated from other first conductive plates (not shown) in neighboring vertically stacked capacitor modules (not shown).
100501 A first etch stop layer 12 can be formed to facilitate formation of contacts that subsequently land on the first conductive plate 10. The first etch stop layer 12 can be a dielectric material such as silicon nitride, silicon oxide, silicon oxynitride, BL0KTM, NBLoKTM, or any other dielectric material that can be employed to retard an etching process for conductive materials. For example, the material for the first etch stop layer 12 can be a CVD nitride, Al2O, or any other material that is resistant to a Cl2 plasma, which is commonly employed in anisotropic etching processes.
10051] A first node dielectric 15 is deposited, and a second conductive layer 20L is deposited on the first node dielectric 15. The first node dielectric 15 is a dielectric material such as silicon nitride or a high dielectric constant (high-k) dielectric material. The high-k dielectric material can be a dielectric metal oxide material having a dielectric constant greater than 8.0. The high-k dielectric material typically includes a metal and oxygen, and optionally nitrogen and/or silicon.
Exemplary high-k dielectric materials include Hf02, Zr02, La2O, A1203, Ti02, SrTiO3, LaA1O3, Y203, ZrON, La2ON, Al2ON, TiON, SrTiON, LaAlON, Y2ON, a silicate thereof and an alloy thereof The value of x and y can independently be from 1 to 3. A high-k dielectric material can be formed by methods well known in the art including, for example, chemical vapor deposition (CYD), atomic layer deposition (ALD), molecular beam deposition (MBD), pulsed laser deposition (PLD), liquid source misted chemical deposition (LSMCD), etc. The thickness of the first node dielectric can be from I nm to 500 nm, and typically from 50 nm to 200 nm, although lesser and greater thicknesses can also be employed.
10052] A second conductive layer 20L is formed on the first node dielectric 15. The second conductive layer 20L can be any material that may be employed for the first conductive plate 10.
A second etch stop layer 22 can be formed to facilitate formation of contacts that subsequently land on remaining portions ofthe second conductive layer 20L. The second etch stop layer 22 can be any material that may be employed for the first etch stop layer 12. A first photoresist 27 is applied over the second conductive layer 20L and lithographically patterned to form a first opening in an area overlying a portion of the first etch stop layer 12.
10053] Referring to FIG. SB, the second conductive layer 20L is patterned to form a second conductive plate 20 employing the first photoresist 27 as an etch mask. The second conductive plate 20 can be a single contiguous piece including a hole in an area corresponding to the area of the opening in the first photoresist 27. The material of the second conductive layer 20L is removed along the periphery of the vertically stacked capacitor module 100 so that the second conductive plate 20 in the vertically stacked capacitor module 100 is electrically isolated from other second conductive plates (not shown) in neighboring vertically stacked capacitor modules (not shown). The first photoresist 27 is subsequently removed, for example, by ashing.
100541 Referring to FIG. SC, a second node dielectric 25 is formed on the second conductive plate 20. The second node dielectric 25 can be any material that may be employed for the first node dielectric 15. The second node dielectric 25 can be formed employing the same methods as the first node dielectric 15. The thickness of the second node dielectric 25 can be in the range of the thickness of the first node dielectric 15.
100551 Referring to FIG.D, a third conductive layer 30L is formed on the second node dielectric 25. The third conductive layer 30L can be any material that may be employed for the first conductive plate 10.
100561 Referring to FIG. SE, a second photoresist 37 is applied over the third conductive layer 30L and lithographically patterned to foim a second opening in an area overlying a portion of the second etch stop layer 22. The third conductive layer 30L is patterned to form a third conductive plate 30 employing the second photoresist 37 as an etch mask. The third conductive plate 30 can be a single contiguous piece including a hole in an area corresponding to the area ofthe opening in the second photorcsist 37. The material of the third conductive layer 30L is removed along the periphery of the vertically stacked capacitor module tOO so that the third conductive plate 30 in the vertically stacked capacitor module 100 is electrically isolated from other third conductive plates (not shown) in neighboring vertically stacked capacitor modules (not shown). The second photoresist 37 is subsequently removed, for example, by ashing.
100571 Referring to FIG.F, a third node dielectric 35 is formed on the third conductive plate 30. The third node dielectric 35 can be any material that may be employed for the first node
IS
dielectric IS. The third node dielectric 35 can be formed employing the same methods as the first node dielectric 15. The thickness of the third node dielectric 35 can be in the range of the thickness of thc first node dielectric 15.
100581 Referring to FTG. 5G. the methods employed to form the second and third conductive plates (20, 30) and the second and third node dielectrics (25, 35) can be repeated applied to sequentially form additional conductive plates and additional node dielectrics. For example, the additional conductive plates and the additional node dielectrics can include a fourth conductive plate 40, a fourth node dielectric 45, a fifth conductive plate 50, a fifth node dielectric 55, a sixth conductive plate 60, a sixth node dielectric 65, a seventh conductive plate, and a seventh node dielectric.
100591 A pair of neighboring conductive plates around a node dielectric constitutes a capacitor.
For example, the first conductive plate 10, the first node dielectric 15, and the second conductive plate 20 constitute a first capacitor Cl. The second conductive plate 20, the second node dielectric 25, and the third conductive plate 30 constitute a second capacitor C2. The third conductive plate 30, the third node dielectric 35, and the fourth conductive plate 40 constitute a third capacitor C3. The fourth conductive plate 40, the fourth node dielectric 45, and the fifth conductive plate 50 constitute a fourth capacitor C4. The fifth conductive plate 50, the fifth node dielectric 55, and the sixth conductive plate 60 constitute a fifth capacitor CS. The sixth conductive plate 60, the sixth node dielectric 65, and the seventh conductive plate 70 constitute a sixth capacitor CO. Similar capacitors are formed in each of the neighboring vertically stacked capacitor modules (not shown).
100601 In general, at least three conductive plates and at least one node dielectric constitute at least two capacitors in each vertically stacked capacitor module 100. One of the at least three conductive plates is a common node of the at least two capacitors. The at least three conductive plates vertically overlie or underlie one another. The at least three conductive plates are separated from one another by at least one node dielectric. Typically, each vertically stacked capacitor module 100 includes at least a first node dielectric 15 and a second node dielectric 25.
The first node dielectric IS contacts an upper surface of a first conductive plate 10 among the at least three conductive plates and a lower surface of a second conductive plate 20 among the at least three conductive plates. The second node dielcctrie 25 contacts an upper surface of the second conductive plate 20 among the at least three conductive plates and a lower surface of a third conductive plate 30 among the at least three conductive plates.
10061] Referring to FIG.H, a passivation layer 80 can be formed on the stack of capacitors (Cl -C6). The passivation layer 80 includes a dielectric material that provides passivation of the stack of capacitors (Cl -C6). For example, the passivation layer 80 can be a layer of silicon nitride. The thickness of the passivation layer 80 can be from 3 nm to 500 nm, although lesser and greater thicknesses can also be employed. A third photoresist 87 is applied over the top surface of the passivation layer 80 and lithographically patterned to from two openings thernin.
10062] Referring to FIG. SI, the pattern in the third photoresist 87 is transferred through the passivation layer 80, various conductive plates, and various node dielectrics down to an upper surface of the first etch stop layer 12 or the upper surfhce ofthe second etch stop layer 22.
Stopping the etching process on the upper surfaces of the first and second etch stop layers (12, 22) can be effected by selecting an etch process, which is typically an anisotropic reactive ion etch, that is selective to thc materials of the first and second etch stop layers (12, 22).
10063] Referring to FIG. SJ, another etch is performed with a different etch chemistry to etch through the first and second etch stop layers (12, 22) and to expose upper surfaces of the first and second conductive plates (10, 20).
10064] Referring to FIG. 5K, the two cavities in the vertically stacked capacitor module 100 are filled \vith a conductive material and subsequently planarized employing the passivation layer 80 as a stopping layer for chemical mechanical planarization (CMP) or a recess etch. The conductive material that fills the two cavities forns a first power-supply-sidc via structure 82 and a second power-supply-side via structure 84. Additional power-supply-side via structures are formed concurrently in the neighboring vertically stacked capacitor modules (not shown).
100651 A first power-supply-side plate 86 and a second power-supply-side plate 88 can be formed by depositing a metallic material over the passivation layer 80 and patterning the metallic material. The first power-supply-side plate 86 can perform the function of a first power supply node labeled "Global Vdd" in FIG. I, and the secondpower-supply-side plate 88 can perform the function of a second power supply node labeled "Global Vss" in FIG. I. 100661 The capacitance of the fifth exemplary structure per unit area can be greater than comparable capacitance enabled by prior art structures. For example, if the various node dielectrics employ a high-k dielectric material having a thickness of 100 nm, and if 10 capacitors are stacked vertically, the capacitance per unit area for the fifth exemplary structure can be about 0.26 nF4tm2.
100671 Referring to FIGS. 6A -6C, a fifth exemplary structure according to a sixth embodiment of the present invention is shown. FIG. 6A is a vertical cross-sectional view, FIG. 6B is a top-down view in which a second power-supply-side plate 88 has been removed for clarity, and FIG. 6C is a bird's eye view of a first conductive plate 10, a third conductive plate 30, and a fifth conductive plate 50.
100681 The fifth exemplary structure can be derived from the four h exemplary structure by not patterning any structure in an area corresponding to a first etch stop layer 12 in FIG. 5A.
Conductive plates located at every other level can be patterned to include a laterally protruding portion. For example, the first conductive plate 10 includes a first laterally protruding portion II, the third conductive plate 30 includes a second laterally protruding portion 31, and the fifth conductive plate 50 includes a third laterally protruding portion SI. The dotted surface in FIG. 6C represents a vertical plane that corresponds to the boundaries of the first, second, and third laterally protruding portions (II, 31, 51) that adjoin the rest of the first, third, and fifth conductive plates (10, 30, 50), respectively.
100691 Referring to FIG. 7, a sixth exemplary structure according to a seventh embodiment of the present invention is shown. The sixth exemplary structure can include the fifth exemplary structure. The sixth exemplary structure can be employed to form elements of a vertically stacked capacitor modules 100 in the second and third exemplary structures of FIGS. 2 and 3.
100701 The sixth exemplary structure includes a plurality of switching devices 140, which can include field effect transistors formed on a semiconductor substrate 150. Conductive plates and node dielectrics can be formed as in the sixth embodiment to form first, third, and fifth conductive plates (10, 30, 50; See FIGS. 6A -6C). The first, third, and fifth conductive plates (10, 30, 50) include first, second, andthird latcrallyprotrudingportions (11,31,51), respectively.
100711 A first capacitor-side via structure 91 is formed to contact one node of a first switching device 140A. The first capacitor-side via structure 91 can be formed by forming a first via cavity in a material stack such that the first via cavity extends to a top surface of the first switching device 140A before forming the first conductive plate 10, and subsequently filling the first via cavity with a conductive material. By forming the first laterally protruding portion 11 of the first conductive plate 10 directly on a top surface of the first capacitor-side via structure 91, the first capacitor-side via structure 91 can contact a boftom surface of the first laterally protruding portion I I. A second capacitor-side via structure 93 is formed to contact one node of a second switching device l4OB. A third capacitor-side via structure 95 is formed to contact one node of a third switching device I 40C. The second and third capacitor-side via structures (93, 95) can be formed employing methods similar to those employed to form the first capacitor-side sia structure 91. The second capacitor-side via structure 93 can contact a bottom surface ofthe second laterally protruding portion 31. The third capacitor-side via structure 95 can contact a boftom surface of the third laterally protruding portion SI. Additional capacitor-side via structures can be formed as needed.
100721 The first, second, and third capacitor-side via structures (91, 93, 95) correspond to the electrical connection between a switching device 140 and a first electrode 110 in FIGS. 2 and 3.
Each of the first, third, and fifth conductive plates (10, 30, 50) corresponds to a first electrode in FIGS. 2 and 3. A second conductive plate 20, a fourth conductive plate 40, and a sixth conductive plate 60, which are laterally oflet from the plane of the vertical cross-section in FIG. 7, are marked with dotted lines to represent the vertical positions relative to the switching devices 140 and the first, second, and third laterally protruding portions (11, 31, 5 1). Each of the second, fourth, and sixth conductive plates (20, 40, OQ) corresponds to a second electrode 120 in FIGS. 2 and 3.
10073] Within each vertically stacked capacitor module 100, first-type power-supply-side via structures 90 can be providcd to contact the other node of each of the first, second, and third switching devices (140A, 140B, 140C). A first-type power-supply-side plate 89 can be provided to contact the first-type power-supply-side via structures 90 in the vertically stacked capacitor module 100 and other first-type power-supply-side via structures in other vertically stacked capacitor modules. The first-type powcr-supply-sidc plate 89 can be formed over a passivation layer 80, which can be the same as in the fiflh and sixth embodiments. The first-type power-supply-side plate 89 embodies a first power supply side node, which is represented as "Global Vdd" in FIGS. 2 and 3.
10074] Within each vertically stacked capacitor module 100, a second-type power-supply-side via structure (not shown) can be provided to contact the second, fourth, and sixth conductive plates (20,40, 60). The second-type power-supply-side via structure can have the same structure as a second power-supply-side via structure 84 of the sixth exemplary structure in FIGS. 6A and 6B. A second-type power-supply-side plate (not shown) can be provided to contact the second-type power-supply-side via structure in the vertically stacked capacitor module tOO and other second-type power-supply-side via structures in other vertically stacked capacitor modules. The second-type power-supply-side plate can be formed over the passivation layer 80. For example, the second-type power-supply-side plate can have the same structure as the second power-supply-side plate 88 of the sixth exemplary structurc in FIG S. 6A and 6B. The second-type power-supply-side plate embodies a second power supply side node, which is represented as "Global Yss" in FIGS. 2 and 3.
100751 The combination of the first conductive plate 10, the second conductive plate 20, and a first node dielectric therebetween (not shown) constitute a first capacitor CI. The combination of the second conductive plate 20, the third conductive plate 20, and a second node dielectric therebetween (not shown) constitute a second capacitor C2. The combination ofthe third conductive plate 30, the fourth conductive plate 40, and a third node dielectric therebetween (not shown) constitute a third capacitor C3. The combination of the fourth conductive plate 40, the fifth conductive plate 50, and a fourth node dielectric therebetween (not shown) constitute a fourth capacitor C4. The combination of the fifth conductive plate 50, the sixth conductive plate 60, and a fifth node dielectric therebetween (not shown) constitute a fifth capacitor CS.
100761 The combination of the first capacitor Cl, the first capacitor-side via structure 91, and the first switching device 140A constitute a first-type capacitor module 4 in FiGS. 2 and 3. The combination of the second capacitor C2, the third capacitor C3, the second capacitor side via structure 93, and the second switching device 140B constitute a second-type capacitor module 8 in no.2. The combination of the fourth capacitor C4, the fifth capacitor CS, the third capacitor side via structure 95, and the third switching device 140C constitute another second-type capacitor module 8 in FIG. 2.
100771 Each of the switching devices 140 is electrically connected to the first power supply node on one end and one of the first, third, and fifth conductive plates (10, 30, 50) on the other end.
During the operation of an assembly of vertically stacked capacitor modules 100, a first component, such as a first p-type field effect transistor "Fl" in flG.4, in each switching device (1 40A, 140B, 140C) within a capacitor module is periodically turned off. While the first component is turned ofi a leakage current through a capacitor within the capacitor module can trigger turning off of a second component, such as a second p-type field effect transistor "P2" in FIG. 4, within the capacitor module. The leaky capacitor within the capacitor module is electrically isolated from the first power supply node, thereby maintaining a leakage current in a power supply system including the first and second power supply nodes below a predetermined target level.
100781 V/bile the present invention has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in fonns and details can be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.
IND IJSTRIAL APPLICABILITY
100791 This invention finds utility in the fabrication of integrated semiconductor circuit high-density, 3-dimensional microelectronic capacitor arrays.
The invention also comprises the following clauses: 1. A semiconductor structure comprising an array of capacitor modules (100), wherein each of said capacitor modules comprises: a capacitor (C) including a first electrode (110), a second electrode (120), and a dielectric material located between said first electrode and said second electrode; and a switching device (140) connected to a power supply node (Vdd) wherein said switching device comprises a field effect transistor (P2) and a sensor unit (142) configured to detect a leakage current through the capacitor, and wherein the sensor unit comprises a first component (P1) operable, responsive to the leakage current through the capacitor (C) within the capacitor module, for turning off the field effect transistor (P2), whereby the capacitor is electrically isolated from said power supply node.
2. The semiconductor structure of clause I, wherein said sensor unit is configured to provide a voltage to a gate of said field efibct transistor, wherein said voltage is determined by said leakage current.
3. The semiconductor structure of clause I, wherein the first component (P I) comprises a first p-type field effect transistor (P1), said field effect transistor (P2) is a second p-type field effect transistor, and said first and second p-type field effect transistors are connected in a parallel connection between said power supply node and one node (Node B) of said capacitor.
4. The semiconductor structure of clause 3, wherein a drain of said second p-type field effect transistor is connected directly to said power supply node, and a source of said second p-type field eact transistor is connected directly to said node of said capacitor.
5. The semiconductor structure of clause 4, wherein said sensor unit ibrther comprises an even number of inverters (INV1, INV2) in a series connection located between another node (Node (3) of said capacitor and a gate of said second p-type field effect transistor.
6. The semiconductor structure of clause 3, further comprising a pulse generator (133) configured to provide a signal pulse (p) of a finite duration to a gate of said first p-type field effect transistor.
7. The semiconductor structure of clause 6, wherein said sensor unit linther comprises a resistor (Re) located around said capacitor and is configured to raise a temperature of said capacitor during a duration of said signal pulse.
8. The semiconductor structure of clause 7, wherein said resistor is connected to another transistor (Ni) in a series connection between said power supply node and another power supply node (Vss), and a gate of said another transistor is connected to said pulse generator.
9. A method ofoperating a semiconductor structure, said method comprising: providing a semiconductor structure comprising an array of capacitor modules (too), wherein each of said capacitor modules comprises a capacitor and a switching device (140) connected to a power supply node (Vdd); and turning on a first component (P1) of one of said switching devices within a capacitor module among said array of capacitor modules, wherein a leakage current through a capacitor (C) within said capacitor module triggers turning off of a second component (P2) within said capacitor module, whereby said capacitor within said capacitor module is electrically isolated from said power supply node.
10. The method of clause 9, wherein said component is a first p-type field effect transistor (P 1), said another component is a second p-type field effect transistor (P2), and said first and second p-type field effect transistors are connected in a parallel connection between said power supply node and one node (Node B) of said capacitor within said capacitor module.
11. The method of clause 10, further comprising applying a signal pulse (p) of a finite duration to a gate of said first p-type field effect transistor, whereby said first p-type field effect transistor turns on.
12. The method of clause 9, wherein said switching device comprises a field effect transistor (P2) and a sensor unit (142) configured to detect said leakage current, said sensor unit is configured to provide a voltage to a gate of said field effect transistor, and said voltage is determined by said leakage current.
13. The method of clause 9, wherein said sensor unit comprises a resistor (Re) located around said capacitor within said capacitor module, and said method further includes elevating a temperature of said capacitor within said capacitor module, whereby said leakage current increases with said elevating of said temperature.

Claims (11)

  1. CLAIMS1. A semiconductor structure comprising an anay of vertically stacked capacitor modules (100), wherein each of said vertically stacked capacitor modules comprises: at least two capacitors (Cl, C2) including at least three conductive plates (10, 20, 30) that vertically overlie or underlie one another and are separated from one another by at least one node dielectric (15); and at least one switching device (140) configured to electrically disconnect said at least two capacitors from a powcr supply nodc (Vdd).
  2. 2. The semiconductor structure of Claim 1, wherein said at least one node dielectric comprises: a first node dielectric (15) contacting an upper surface of a first conductive plate (10) among said at least three conductive plates and a lower surface of a second conductive plate (20) among said at least three conductive plates; and a second node dielectric (25) contacting an upper surface of said second conductive plate among said at least three conductive plates and a lower surface of a third conductive plate (30) among said at least three conductive plates.
  3. 3. The semiconductor structure of Claim 1, wherein each of said at least one switching device is connected to a power supply node (Vdd) on one end and one of said at least three conductive plates on another end.
  4. 4. The semiconductor structure of Claim 1, wherein at least two of said at least three conductive plates have a laterally protruding portion (11, 31, 51), each of said laterally protruding portions do not overlie or underlie any other of said laterally protruding portions, and each of said vertically stacked capacitor modules further comprises: at least one power-supply-side via structure (90) contacting one node of one of said at least one switching device and a power-supply-side plate (89); and at least one capacitor-side via structure (91) contacting another node of said at least one switching device and one of said laterally protruding portions.
  5. 5. The semiconductor structure of Claim 1, wherein said array of vertically stacked capacitor modules is located on a semiconductor substrate (150), and said at least one switching device includes a semiconductor device.
  6. 6. The semiconductor structure of Cairn 5, wherein said switching device comprises a field cffcct transistor (P2) and a scnsor unit (142) configured to detect a lcakagc current through said at least one node dielectric.
  7. 7. A method of manufacturing a semiconductor structure, said method comprising: forming at least one switching device (140) on a semiconductor substrate (150); forming at least one capacitor-side via structure (91) contacting one node of said at least one switching device; and forming at least three conductive plates (10, 30, 50) and at least onc node diclectric (15) on said semiconductor substratc, wherein said at least three conductive plates vertically overlie or underlie one another and are separated from one another by said at least one node dielectric, and a laterally protruding portion (11, 31, 51) of one of said at least three conductive plates contacts said at least one capacitor-side via structure.
  8. 8. The method of Claim 7, further comprising: forming at least one power-supply-side via structure (90) contacting another node of said at least one switching device; and forming a power-supply-side plate (89) contacting said at least one power-supply-side via structure.
  9. 9. The method of Claim 7, further comprising: forming a first conductive plate (10) over said semiconductor substrate; forming a first node dielectric (IS) on an upper surface of said first conductive plate; forming a second conductive plate (20) on an upper surface of said first node dielectric; forming a second node dielectric (25) on an upper surface of said second conductive plate; and forming a third conductive plate (30) on an upper surface of said second node dielectric, wherein said at least three conductive plates includes said first, second, and third conductive plates and said at least one node dielectric includes said first and second node dielectrics.
  10. 10. The method of Claim 9, wherein said first and second node dielectrics comprise a dielectric mct& oxide materia' having a dielectric constant greater than 8.0, and said at cast three conductive plates and at least one node dielectric constitute at least two capacitors wherein one of said at least three conductive plates is a common node of said at least two capacitors.
  11. 11. The method of Claim 10, wherein said at least one switching device comprises a field effect transistor (P2) and a sensor unit (142) configured to detect a leakage current through said capacitor formed on said semiconductor substrate, and said at least two capacitors is formed at a location overlying said at least one switching device.
GB201318585A 2009-09-24 2010-08-23 Modularized three-dimensional capacitor array Expired - Fee Related GB2504032B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/565,802 US8188786B2 (en) 2009-09-24 2009-09-24 Modularized three-dimensional capacitor array
GB201204298A GB2486115B (en) 2009-09-24 2010-08-23 Modularized three-dimensional capacitor array

Publications (3)

Publication Number Publication Date
GB201318585D0 GB201318585D0 (en) 2013-12-04
GB2504032A true GB2504032A (en) 2014-01-15
GB2504032B GB2504032B (en) 2014-06-25

Family

ID=43756434

Family Applications (2)

Application Number Title Priority Date Filing Date
GB201318585A Expired - Fee Related GB2504032B (en) 2009-09-24 2010-08-23 Modularized three-dimensional capacitor array
GB201204298A Expired - Fee Related GB2486115B (en) 2009-09-24 2010-08-23 Modularized three-dimensional capacitor array

Family Applications After (1)

Application Number Title Priority Date Filing Date
GB201204298A Expired - Fee Related GB2486115B (en) 2009-09-24 2010-08-23 Modularized three-dimensional capacitor array

Country Status (7)

Country Link
US (3) US8188786B2 (en)
JP (1) JP5649193B2 (en)
CN (1) CN102844816B (en)
DE (1) DE112010002919B4 (en)
GB (2) GB2504032B (en)
TW (1) TWI511271B (en)
WO (1) WO2011037710A2 (en)

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8188786B2 (en) * 2009-09-24 2012-05-29 International Business Machines Corporation Modularized three-dimensional capacitor array
KR101130767B1 (en) * 2010-10-20 2012-03-28 주식회사 바우압텍 Electro-static discharge protection device
FR2971366B1 (en) * 2011-02-09 2013-02-22 Inside Secure MICRO SEMICONDUCTOR WAFER COMPRISING MEANS OF PROTECTION AGAINST PHYSICAL ATTACK
US9267980B2 (en) 2011-08-15 2016-02-23 Micron Technology, Inc. Capacitance evaluation apparatuses and methods
CN104066521B (en) * 2012-01-27 2017-07-11 皇家飞利浦有限公司 Capacitance type micro mechanical transducer and the method for manufacturing the capacitance type micro mechanical transducer
US9215807B2 (en) 2012-09-25 2015-12-15 Apple Inc. Small form factor stacked electrical passive devices that reduce the distance to the ground plane
US9053960B2 (en) * 2013-03-04 2015-06-09 Qualcomm Incorporated Decoupling capacitor for integrated circuit
US9595526B2 (en) * 2013-08-09 2017-03-14 Apple Inc. Multi-die fine grain integrated voltage regulation
KR101761459B1 (en) * 2014-12-09 2017-08-04 서울대학교산학협력단 Energy harvesting device, electrocaloric cooling device, method of fabricating the devices and monolithic device having the devices
US9722622B2 (en) * 2015-04-24 2017-08-01 Texas Instruments Incorporated Low parasitic capacitor array
US9881917B2 (en) * 2015-07-16 2018-01-30 Advanced Semiconductor Engineering, Inc. Semiconductor device and method of manufacturing the same
EP3408678B1 (en) * 2016-01-29 2019-10-16 ABB Schweiz AG Failure tolerant capacitor device
CN107588330B (en) * 2016-07-07 2019-08-23 福建宁德核电有限公司 A kind of detection system for nuclear power station positioning leakage
US10388461B2 (en) 2017-08-02 2019-08-20 Perriquest Defense Research Enterprises, Llc Capacitor arrangements
EP3522188A1 (en) 2018-02-06 2019-08-07 Siemens Aktiengesellschaft Capacitor structure and power module with a high performance electronics component
DE102018201842A1 (en) 2018-02-06 2019-08-08 Siemens Aktiengesellschaft Power electronic circuit with multiple power modules
JP6527267B2 (en) * 2018-04-16 2019-06-05 ルネサスエレクトロニクス株式会社 Motor control system
JP7222481B2 (en) * 2019-03-18 2023-02-15 本田技研工業株式会社 semiconductor equipment
CN111477456B (en) * 2020-04-17 2021-11-16 西安理工大学 Adjustable three-dimensional integrated capacitor and capacitance adjusting method

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4460911A (en) * 1976-02-12 1984-07-17 U.S. Philips Corporation Semiconductor device with multiple plate vertically aligned capacitor storage memory
US20020063271A1 (en) * 2000-11-21 2002-05-30 Samsung Electronics Co., Ltd. Ferroelectric memory device and method of fabricating the same
US20040108532A1 (en) * 2002-12-04 2004-06-10 Micron Technology, Inc. Embedded DRAM gain memory cell
US20050087780A1 (en) * 2003-10-22 2005-04-28 Rhodes Howard E. Dual capacitor structure for imagers and method of formation
US20070183191A1 (en) * 2006-02-01 2007-08-09 Juhan Kim Stacked capacitor memory
US20080061333A1 (en) * 2006-09-08 2008-03-13 Kabushiki Kaisha Toshiba Semiconductor memory device and method of fabricating semiconductor memory device
US20090078981A1 (en) * 2007-09-20 2009-03-26 Elpida Memory, Inc. Semiconductor memory device and manufacturing method therefor

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2541775B1 (en) 1983-02-28 1985-10-04 Onera (Off Nat Aerospatiale) ELECTROSTATIC SUSPENSION ACCELEROMETERS
US5125138A (en) 1983-12-19 1992-06-30 Spectrum Control, Inc. Miniaturized monolithic multi-layer capacitor and apparatus and method for making same
US4803598A (en) 1988-01-19 1989-02-07 Sprague Electric Company Electrolytic capacitor assembly
JP2680849B2 (en) 1988-08-29 1997-11-19 オリンパス光学工業株式会社 Three-dimensional memory device and control method thereof
KR920001760A (en) * 1990-06-29 1992-01-30 김광호 Manufacturing method of stacked capacitor of DRAM cell
JP2682392B2 (en) 1993-09-01 1997-11-26 日本電気株式会社 Thin film capacitor and method of manufacturing the same
US5523619A (en) 1993-11-03 1996-06-04 International Business Machines Corporation High density memory structure
US5460007A (en) 1994-06-28 1995-10-24 Arthur P. Little, Inc. Ice level sensor for an ice maker
US5506457A (en) 1995-04-07 1996-04-09 International Business Machines Corporation Electronic switch for decoupling capacitor
IL118000A0 (en) 1995-04-25 1996-08-04 Sinai School Medicine Bandage with external anchor
US6242911B1 (en) 1996-03-29 2001-06-05 Hubertus Maschek Field sensor and device and process for measuring electric and/or magnetic fields
US5789964A (en) * 1997-02-14 1998-08-04 International Business Machines Corporation Decoupling capacitor network for off-state operation
US5886430A (en) 1997-03-27 1999-03-23 Gabriel, Inc. Refrigerator ice door delay circuit
US5880921A (en) 1997-04-28 1999-03-09 Rockwell Science Center, Llc Monolithically integrated switched capacitor bank using micro electro mechanical system (MEMS) technology
US6208501B1 (en) 1999-06-14 2001-03-27 Dielectric Laboratories, Inc. Standing axial-leaded surface mount capacitor
JP4822572B2 (en) 1999-09-02 2011-11-24 ルネサスエレクトロニクス株式会社 Semiconductor memory device
US6230566B1 (en) 1999-10-01 2001-05-15 The Regents Of The University Of California Micromachined low frequency rocking accelerometer with capacitive pickoff
US6377438B1 (en) 2000-10-23 2002-04-23 Mcnc Hybrid microelectromechanical system tunable capacitor and associated fabrication methods
US6674383B2 (en) 2000-11-01 2004-01-06 Onix Microsystems, Inc. PWM-based measurement interface for a micro-machined electrostatic actuator
JP2003068571A (en) * 2001-08-27 2003-03-07 Nec Corp Variable capacitor, variable inductor, and high frequency circuit module provided therewith
US20030103301A1 (en) * 2001-12-03 2003-06-05 Fechner Paul S. On chip smart capacitors
KR100464411B1 (en) 2002-04-19 2005-01-03 삼성전자주식회사 Circuit for power noise reduction using partitioned decoupling capacitors, and Semiconductor device having the same
JP2004134613A (en) * 2002-10-11 2004-04-30 Toshiba Corp Semiconductor device
US7391213B2 (en) 2003-05-02 2008-06-24 General Electric Company Three axis angle invariant RF coil assembly and method and system employing same
US7291878B2 (en) * 2003-06-03 2007-11-06 Hitachi Global Storage Technologies Netherlands B.V. Ultra low-cost solid-state memory
US6964897B2 (en) * 2003-06-09 2005-11-15 International Business Machines Corporation SOI trench capacitor cell incorporating a low-leakage floating body array transistor
US6844771B1 (en) * 2003-09-25 2005-01-18 Taiwan Semiconductor Manufacturing Co. Self-leakage detection circuit of decoupling capacitor in MOS technology
JP2005123376A (en) * 2003-10-16 2005-05-12 Toshiba Corp Semiconductor device and manufacturing method therefor
US7541782B2 (en) * 2004-03-30 2009-06-02 Intel Corporation System and method for extracting energy from an ultracapacitor
JP2006086477A (en) * 2004-09-17 2006-03-30 Fujitsu Ltd Semiconductor device
EP1825528B1 (en) 2004-12-09 2015-07-08 Wispry, Inc. Tunable LC duplexer with multiple pole-zero elements
JP4348390B2 (en) 2005-01-27 2009-10-21 三菱電機株式会社 Switch circuit
CN101304942B (en) 2005-09-09 2011-12-07 Nxp股份有限公司 A mems capacitor microphone, a method of manufacturing a mems capacitor microphone, a stack of foils, an electronic device and use of the electronic device
US7268632B2 (en) * 2005-09-30 2007-09-11 International Business Machines Corporation Structure and method for providing gate leakage isolation locally within analog circuits
US7821053B2 (en) * 2006-11-15 2010-10-26 International Business Machines Corporation Tunable capacitor
JP2008251885A (en) * 2007-03-30 2008-10-16 Taiyo Yuden Co Ltd Multilayer thin film capacitor and manufacturing method therefor
US7750511B2 (en) * 2007-04-10 2010-07-06 International Business Machines Corporation Method and apparatus for self-contained automatic decoupling capacitor switch-out in integrated circuits
US20090040857A1 (en) 2007-08-08 2009-02-12 Mcneil Grant Integrated circuit including decoupling capacitors that can be disabled
US8009398B2 (en) * 2009-06-04 2011-08-30 International Business Machines Corporation Isolating faulty decoupling capacitors
US8351166B2 (en) * 2009-07-24 2013-01-08 International Business Machines Corporation Leakage sensor and switch device for deep-trench capacitor array
US8188786B2 (en) * 2009-09-24 2012-05-29 International Business Machines Corporation Modularized three-dimensional capacitor array

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4460911A (en) * 1976-02-12 1984-07-17 U.S. Philips Corporation Semiconductor device with multiple plate vertically aligned capacitor storage memory
US20020063271A1 (en) * 2000-11-21 2002-05-30 Samsung Electronics Co., Ltd. Ferroelectric memory device and method of fabricating the same
US20040108532A1 (en) * 2002-12-04 2004-06-10 Micron Technology, Inc. Embedded DRAM gain memory cell
US20050087780A1 (en) * 2003-10-22 2005-04-28 Rhodes Howard E. Dual capacitor structure for imagers and method of formation
US20070183191A1 (en) * 2006-02-01 2007-08-09 Juhan Kim Stacked capacitor memory
US20080061333A1 (en) * 2006-09-08 2008-03-13 Kabushiki Kaisha Toshiba Semiconductor memory device and method of fabricating semiconductor memory device
US20090078981A1 (en) * 2007-09-20 2009-03-26 Elpida Memory, Inc. Semiconductor memory device and manufacturing method therefor

Also Published As

Publication number Publication date
WO2011037710A3 (en) 2011-06-23
GB2504032B (en) 2014-06-25
GB2486115A (en) 2012-06-06
GB2486115B (en) 2013-12-18
TWI511271B (en) 2015-12-01
GB201204298D0 (en) 2012-04-25
CN102844816B (en) 2015-06-17
US20120188002A1 (en) 2012-07-26
US8790989B2 (en) 2014-07-29
US8487696B2 (en) 2013-07-16
TW201140801A (en) 2011-11-16
JP2013506290A (en) 2013-02-21
DE112010002919T5 (en) 2012-05-24
US8188786B2 (en) 2012-05-29
DE112010002919B4 (en) 2015-01-22
US20130260530A1 (en) 2013-10-03
CN102844816A (en) 2012-12-26
GB201318585D0 (en) 2013-12-04
WO2011037710A2 (en) 2011-03-31
JP5649193B2 (en) 2015-01-07
US20110069425A1 (en) 2011-03-24

Similar Documents

Publication Publication Date Title
US8790989B2 (en) Modularized three-dimensional capacitor array
RU2469434C1 (en) Method of protection against electrostatic discharge in device of three-dimensional (3-d) multilevel integral circuit, device of three-dimensional (3-d) multilevel integral circuit and method of its manufacturing
US7338840B1 (en) Method of forming a semiconductor die with heat and electrical pipes
US7193292B2 (en) Fuse structure with charge protection circuit
TWI581405B (en) Semiconductor device and method for fabricating the same
US5394294A (en) Self protective decoupling capacitor structure
US6664140B2 (en) Methods for fabricating integrated circuit devices using antiparallel diodes to reduce damage during plasma processing
US8541845B2 (en) Semiconductor discharge devices and methods of formation thereof
US8759960B2 (en) Semiconductor device comprising a stacked die configuration including an integrated Peltier element
CN112701121B (en) Three-dimensional memory device and method for forming the same
JP2000323484A (en) Semiconductor device and semiconductor memory
US7927911B2 (en) Wafer bonded access device for multi-layer phase change memory using lock-and-key alignment
KR20220002496A (en) Three-dimensional memory devices and method of forming the same
US20140071587A1 (en) Capacitors in Integrated Circuits and Methods of Fabrication Thereof
CN105632897A (en) MIM (metal-insulator-metal) capacitor and preparation method therefor
CN113039643B (en) On-chip capacitor in semiconductor device and method of forming the same
CN107026158A (en) Charge pump apparatus based on groove
KR100945961B1 (en) Contact fuse which does not touch a metal layer
US7910418B2 (en) Complementary metal gate dense interconnect and method of manufacturing
JP2001320026A (en) Semiconductor device and its manufacturing method
US7439590B2 (en) Semiconductor device
US20050236658A1 (en) Semiconductor device and production method therefor
KR20050014839A (en) Enhanced structure and method for buried local interconnects
US20240203982A1 (en) Decoupling capacitor inside backside power distribution network powervia trench
JP2000077660A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
746 Register noted 'licences of right' (sect. 46/1977)

Effective date: 20140730

PCNP Patent ceased through non-payment of renewal fee

Effective date: 20160823