GB2267784A - Method of making a plated through hole printed circuit board - Google Patents
Method of making a plated through hole printed circuit board Download PDFInfo
- Publication number
- GB2267784A GB2267784A GB9225895A GB9225895A GB2267784A GB 2267784 A GB2267784 A GB 2267784A GB 9225895 A GB9225895 A GB 9225895A GB 9225895 A GB9225895 A GB 9225895A GB 2267784 A GB2267784 A GB 2267784A
- Authority
- GB
- United Kingdom
- Prior art keywords
- plating solution
- board
- holes
- substrate
- plating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/425—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
- H05K3/428—Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates having a metal pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0335—Layered conductors or foils
- H05K2201/0344—Electroless sublayer, e.g. Ni, Co, Cd or Ag; Transferred electroless sublayer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/05—Patterning and lithography; Masks; Details of resist
- H05K2203/0562—Details of resist
- H05K2203/0565—Resist used only for applying catalyst, not for plating itself
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/07—Treatments involving liquids, e.g. plating, rinsing
- H05K2203/0703—Plating
- H05K2203/0723—Electroplating, e.g. finish plating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/13—Moulding and encapsulation; Deposition techniques; Protective layers
- H05K2203/1377—Protective layers
- H05K2203/1383—Temporary protective insulating layer
Abstract
A method of making a plate through hole printed circuit board, comprises the steps of: a) forming conductive circuit elements (20) on two opposed faces of a nonconductive substrate (21); b) coating the substrate and circuit elements with a de-sensitising material (e.g. plating resist) (22); c) forming holes (23) through the substrate, each hole passing through a circuit element on each of the opposed faces of the board; d) treating the board to render the substrate exposed in the holes receptive to the action of a metallic plating solution; e) removing the de-sensitising material 22; and f) treating the board with a metallic plating solution (e.g. electroless or non-homogeneous) to deposit conductive metal (24) in the holes to the desired thickness to provide an electrical connection through each hole between two opposed conductive circuit elements. This may be in two stages, with an initial thin layer of copper being deposited, followed by a main layer of nickel to the desired thickness. <IMAGE>
Description
METHOD OF MAKING A PRINTED CIRCUIT BOARD
Field of the Invention
This invention relates to a method of making a printed circuit board of the plate through hole type.
Plate through hole (PTH) boards have conductive circuit elements formed on both sides and interconnected by holes drilled through the board from a conductive element on one side to an opposed element on the other side, the holes having copper or other conductive metal plated therethrough.
Backaround to the Invention
Conventionally, PTH boards are manufactured by a process of the type in which holes are first drilled in the correct locations through a substrate with copper coated on both sides, and the board is then given an initial treatment with an electroless copper plating solution after preparation. A negative resist image of the circuit elements is then formed by a conventional imaging process, which is followed by an electroplating step. The copper areas are protected by an application of tin, or possibly gold, and then the resist is removed. Etching of the exposed copper areas can now take place. Finally, the tin or gold is removed, leaving the required printed circuit board.
The conventional process has the following disadvantages:
1) Copper is plated over the existing copper across the whole plate at the same time as the plating in the holes.
It is therefore usual to start with a substrate having copper layers thinner than required for the eventual conductive tracks and to attempt to build up to the required thickness during the plating processes. The result is typically a wide variation in track thickness, possibly leading to difficulties with subsequent treatment stages or to excessive track resistance locally. Further, the electroplating is costly, increasing the board cost, and can give rise to inadequate bonding of the plated copper, leading to delamination in subsequent processing or in use, again leading to localised high resistance of the tracks.
2) The initial electroless plating is not conducted for a sufficient time to build a continuous layer, and this can cause the creation of voids during electroplating. These voids can contain some of the plating solution which, during subsequent soldering operations, can boil, causing failure of the copper plating in the hole. This is referred to as "outgassing".
3) The imaging processing to form the conductive tracks is carried out after the formation of the holes, and this can lead to contamination of the surface in the holes before the electroplating. This can again cause outgassing or lead to an inadequate connection through the holes.
4) Since the imaging is carried out after the holes have been made through the board, and because a negative resist image is required, the use of screen printing is not practical, and dry film techniques are typically used. These are relatively complex and costly, and require solvent treatment to remove the dry film.
5) Two etching stages are required, creating metal-bearing waste requiring treatment.
6) The capital cost of the equipment is high, as is the energy cost for operating it. The resultant cost of manufacturing boards is high, often unacceptably so.
Summary of the Invention
The present invention provides a method of making a plate through hole printed circuit board, comprising the steps of:
a) forming conductive circuit elements on two opposed faces of a non-conductive substrate;
b) coating the substrate and circuit elements with a de-sensitising material;
c) forming holes through the substrate, each hole passing through a circuit element on each of the opposed faces of the board;
d) treating the board to render the substrate exposed in the holes receptive to the action of a metallic plating solution;
e) removing the de-sensitising material; and
f) treating the board with a metallic plating solution to deposit conductive metal in the holes to the desired thickness to provide an electrical connection through each hole between two opposed conductive circuit elements.
Preferably, the de-sensitising material is a plating resist coating material. The conductive metal may be copper, but it has been found especially advantageous to plate nickel. This may suitably be plated over an initial thin layer of copper, and provides a very strong, durable and corrosion-resistant board. Other metals, such as palladium or tin, may also be employed in accordance with the invention, and combinations of metal layers may also advantageously be employed. The metallic plating solution is preferably an electroless plating solution, of the general sort conventionally used in the manufacture of printed circuit boards.
A non-homogeneous plating solution, which will only plate on to areas sensitised or treated to render them receptive to the plating, is preferred. Such sensitising typically deposits a catalyst on to a cleaned and micro-etched surface to initiate the deposition of metal from its solution. The thickness of the metal plated on to the substrate in the holes is comparable with that achieved with the conventional method using electroplating. The method may be applied to any printed circuit board substrate.
In comparison with conventionally produced boards, boards produced by the method of the invention are consistent in quality, and in uniformity of plating through the holes.
Since metal is not built up equally over the whole board during plating, but is concentrated on the holes, with a lesser build-up on metal areas connected to the holes, the initial metal coating on the substrate can be selected to be the design conductor thickness, thus ensuring that all tracks meet the design specification. The use of a single electroless plating operation before imaging ensures that no voids are present which might give rise to outgassing, and contamination cannot occur. Further, although plating in the holes may not proceed uniformly initially, because of the variation in the surface smoothness in the drilled hole, the resultant lack of smoothness in the surface of the plated metal through the hole is advantageous in providing a key for the solder in the subsequent use of the board.
Electroplated copper, on the other hand, tends to be very smooth at its surface, and therefore to be more difficult to bond the solder to. The imaging of the conductive tracks is carried out before the holes are drilled, and involve the formation of a positive resist image. This means that screen printing of an alkali-strippable resist can be used.
This is not only a very low-cost operation, but requires only treatment in an alkaline solution to remove the resist at the end of processing. Such treatment does not give rise to difficulties in waste treatment, requiring no organic solvents.
The method of the invention uses only one, or at the most two plating baths, for example for copper and nickel, and only one etching bath, reducing cost and the problems associated with treatment of waste from the plating and etching stages. Capital costs and running costs are substantially smaller than with the conventional process.
Control of the plating process is simple and a high degree of precision in achieving design plating thicknesses can be expected. It has been found that currently-available high build rate nickel plating solutions do not "strike" sat isfactorily to the bare board surface in the holes, and an initial coating of copper, or possibly of nickel (or of another metal) from a different type of plating solution, may be needed to ensure even plating. An initial starter layer of about 2 pm of copper or other metal will generally be sufficient, and although the initial plating rate is slower, the thinness of the initial layer does not impose too great a time penalty.
A further benefit of the process of the invention when plating with copper, arising through the use of a non-homogeneous plating system, is that the non-plated areas tend to tarnish slightly during the plating process, while the newly-plated areas exhibit bright metal. As the areas of copper electrically connected to the holes are also plated in the electroless plating bath, the action of the bath depending on an electrochemical reaction, even though not externally driven, any hole in which plating is unsatisfactory can immediately be seen on visual inspection of the plate since its connected areas of conductive track will have been tarnished in the plating bath.
Still further benefits arise from the use of electroless nickel plating solutions to deposit conductive metal in the holes. Firstly, plating rates are very much higher than for copper solutions, typically around 25 pm/hr, so that a satisfactory thickness of metal can be built up in a much shorter time. Secondly, since nickel does not tarnish in the way that copper does, it is no longer necessary to coat the exposed copper on the board with solder. This is conventionally done in a hot-air levelling process, involving dipping the board into a bath of solder and then removing excess solder and levelling by means of a jet of hot air.
This process is costly and potentially dangerous, and can give rise to health risks due to metal vapour emissions.
Thirdly, electroless nickel plating does not require the presence of the formaldehyde required for copper plating.
Since formaldehyde is carcinogenic, its avoidance is very desirable. Finally, boards plated through the holes with nickel in accordance with the invention have been found to meet the highest quality standards, rendering them suitable for use in space and aerospace applications, while production costs are comparable with conventional standard production boards.
Brief Description of the Drawings
In the drawings:
Figures la to ld are enlarged diagrammatic sectional views through a board at different stages in a manufacturing process according to the prior art; and
Figures 2a to 2c are similar diagrammatic views illustrating stages in a manufacturing process according to the present invention.
Detailed Description of the Prior Art Method
Referring first to Figure la, a circuit board substrate 10, for example of glass-reinforced plastics, has a copper layer 11 on each face thereof. The first step in the conventional method is to drill holes 12 through it at positions where the eventual interconnections between the opposed circuits are to be located.
The board is then prepared by cleaning and sensitising for receipt of a coating of copper from an electroless copper plating solution. The thin (e.g. about 2.5 mm) layer 13 produced by treatment for about one hour in the solution extends over the copper layers 11 and the exposed surfaces of the substrate in the holes 12, as can be seen from Figure lb.
A negative resist image 14 of the desired circuit elements is then formed on each surface of the board (Figure lc), and further copper 15 is electroplated on to the exposed areas on the opposed surfaces and through the holes. A layer 16 of tin (or other differentially-etchable metal) is then plated on to the copper by electroplating or electroless plating, to protect the copper during differential etching, which is carried out after removal of the resist image 14.
Finally, the tin is removed from the board by another differential etching process to yield the completed board illustrated in Figure ld. It will be seen that the thickness of the original copper layers 11 is increased both by the electroless and electroplating processes whose aim is to introduce copper through the holes to provide the interconnections. Additionally, the electroplating process tends to build copper preferentially away from the centres of the holes, resulting in an uneven thickness through the holes.
Furthermore, the thickness of plating varies across the surface of the board.
Detailed Description of the Illustrated Method of the
Invention
Referring now to Figure 2a, the method of the invention comprises as a first step the formation of the conductive circuit elements 20 on each surface of the substrate 21 by the conventional processes of forming a positive resist image, for example by silk screen printing, or photographically, and etching away the copper from the exposed parts of the board. A uniform coating 22 of an alkali-soluble plating resist is then applied to each surface of the board by silk screen printing or dry film application as a de-sensitising layer, and is cured, for example by the application of U.V. light.
Holes 23 are then drilled through the board and the de-sensitising layer at the desired locations for interconnections between opposed circuit elements 20, yielding a configuration as shown in Figure 2b. Treatment of the exposed substrate in the holes to render it receptive to electroless plating of copper is then carried out in conventional manner, with initial cleaning, micro-etching and sensitising with any of the known electroless preparatory systems,, for example the materials sold by MacDermid GB
Ltd under reference 9027. The final stage in preparation is treatment by caustic soda as an accelerator, and this also has the effect of stripping off the de-sensitising resist layer 22.
Since the only area of the board prepared for plating of copper is the exposed surface within the holes 23, treatment of the board in a strong electroless copper plating solution, e.g. that included in MacDermid GB Ltd's system reference 9027, for a prolonged period, suitably of the order of 20 hours, builds up copper to the desired thickness in the holes, with approximately 50% build up on the connected circuit elements. This leaves the configuration illustrated in Figure 2c. It is observed that the thickness of copper 24 through the holes is generally uniform, and consistent across the area of the board, the plating of copper being less subject to the faults which can arise in the conventional electroplating techniques.
Control of the electroless plating stage is conveniently achieved as follows. The boards are suspended in a tank of the plating solution, which is suitably circulated through an overflow tank, where it can be filtered, so as to maintain a constant volume in the plating tank. Air is bubbled through the plating tank to agitate the solution and ensure adequate mixing, and the supports for the boards are oscillated to ensure that fresh solution is constantly passed through the holes. The plating solution is replenished from a measured supply by a dosing pump or pumps, which operate at a constant predetermined rate, but which are controlled to switch on and off repeatedly so as to run for a set-percentage of the total plating time. This is determined according to the amount of copper to be deposited.
By way of example only, the plating tank is suitably run for 20 hours, so as to operate overnight. It is assumed that a maximum of 200 square feet of plating area is to be plated to a thickness of 20 microns over the 20 hours. The concentration of the replenishing solutions such that 20 litres will need to be added over the 20 hours. This is taken to be a 100% load. A formula: Batch area to be plated x Reqired thickness % dosing = 200 x 20 x l00 can thus be used to set the proportion of time the pumps are run for. Thus, if 232 panels or boards, each having 0.37 square feet of plating to a thickness of 25 microns, are to be plated, the area of the batch is 232 x 0.37 = 85.84 square feet. Putting this into the formula gives: 8S.84 x 25
200 x 20 x l00 = 53.65% Thus, the pump control meter is set to 54%, and the volume of replenishing solution can be calculated as 54% of 20 litres = 10.8 litres. The final control of the operation is thus by the volume of replenishing solution actually used. This can be measured, for example by drawing it from a graduated vessel, and when the required volume has been delivered with the pumps operating for 54% of each minute, the dosage pumps can be switched off and the boards removed.
The controlling factor is thus volume of copper solution used and not the running time, which is standardised at about 20 hours for convenience. It has been found that plating for this length of time produces a satisfactory plating density.
It will be appreciated that when plating with electroless nickel solution in accordance with a preferred aspect of the invention, the plating times will generally be substantially shorter than for copper, for example of the order of one hour, and therefore the control of the plating process will be adapted accordingly.
Claims (14)
1. A method of making a plate through hole printed circuit board, comprising the steps of:
a) forming conductive circuit elements on two opposed faces of a non-conductive substrate;
b) coating the substrate and circuit elements with a de-sensitising material;
c) forming holes through the substrate, each hole passing through a circuit element on each of the opposed faces of the board;
d) treating the board to render the substrate exposed in the holes receptive to the action of a metallic plating solution;
e) removing the de-sensitising material; and
f) treating the board with a metallic plating solution to deposit conductive metal in the holes to the desired thickness to provide an electrical connection through each hole between two opposed conductive circuit elements.
2. A method according to Claim 1, wherein step (f) comprises treating the board with a first metallic plating solution to deposit an initial thin layer of conductive metal in the holes and then treating the board with a second metallic plating solution to deposit conductive metal in the holes to the desired thickness.
3. A method according to Claim 2, wherein the plating solutions are such as to deposit the same metal.
4. A method according to Claim 2, wherein the second plating solution deposits a different metal to the first plating solution.
5. A method according to Claim 3 or 4, wherein the second plating solution deposits nickel.
6. A method according to Claim 5, wherein the first plating solution deposits copper.
7. A method according to Claim 5, wherein the first plating solution deposits nickel.
8. A method according to any preceding claim, wherein the de-sensitising material is a plating resist coating material.
9. A method according to any preceding claim, wherein the or each metallic plating solution is an electroless plating solution.
10. A method according to any preceding claim, wherein the metallic plating solution is a non-homogeneous plating solution.
11. A method according to any preceding claim, wherein step (d) comprises deposit of a catalytic material on the exposed substrate.
12. A method according to any preceding claim, wherein the holes are formed by drilling.
13. A method of making a plate through hole printed circuit board, substantially as described with reference to
Figures 2a, 2b and 2c of the drawings.
14. A method according to Claim 1, substantially as described.
Priority Applications (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CA002137823A CA2137823C (en) | 1992-06-11 | 1993-06-01 | Method of making a printed circuit board |
DE69316750T DE69316750T2 (en) | 1992-06-11 | 1993-06-01 | METHOD FOR PRODUCING A CIRCUIT BOARD. |
PCT/GB1993/001152 WO1993026145A1 (en) | 1992-06-11 | 1993-06-01 | Method of making a printed circuit board |
EP93913258A EP0645074B1 (en) | 1992-06-11 | 1993-06-01 | Method of making a printed circuit board |
AU43386/93A AU4338693A (en) | 1992-06-11 | 1993-06-01 | Method of making a printed circuit board |
JP05516875A JP3037755B2 (en) | 1992-06-11 | 1993-06-01 | Manufacturing method of printed wiring board |
US08/730,572 US5758412A (en) | 1992-06-11 | 1993-06-01 | Method of making a printed circuit board |
ES93913258T ES2114608T3 (en) | 1992-06-11 | 1993-06-01 | PRODUCTION METHOD OF A PRINTED CIRCUIT PANEL. |
AT93913258T ATE162923T1 (en) | 1992-06-11 | 1993-06-01 | METHOD FOR PRODUCING A CIRCUIT BOARD. |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB929212395A GB9212395D0 (en) | 1992-06-11 | 1992-06-11 | Method of making a printed circuit board |
Publications (3)
Publication Number | Publication Date |
---|---|
GB9225895D0 GB9225895D0 (en) | 1993-02-03 |
GB2267784A true GB2267784A (en) | 1993-12-15 |
GB2267784B GB2267784B (en) | 1995-11-01 |
Family
ID=10716924
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB929212395A Pending GB9212395D0 (en) | 1992-06-11 | 1992-06-11 | Method of making a printed circuit board |
GB9225895A Revoked GB2267784B (en) | 1992-06-11 | 1992-12-11 | Method of making a printed circuit board |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB929212395A Pending GB9212395D0 (en) | 1992-06-11 | 1992-06-11 | Method of making a printed circuit board |
Country Status (1)
Country | Link |
---|---|
GB (2) | GB9212395D0 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2284509A (en) * | 1993-12-03 | 1995-06-07 | John Frederick David Knopp | Method of making a printed circuit board |
US6023029A (en) * | 1998-03-19 | 2000-02-08 | International Business Machines Corporation | Use of blind vias for soldered interconnections between substrates and printed wiring boards |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1207631A (en) * | 1968-04-04 | 1970-10-07 | Technograph Ltd | Plated through holes |
GB1226102A (en) * | 1967-04-21 | 1971-03-24 | ||
GB1259304A (en) * | 1968-01-29 | 1972-01-05 | ||
EP0189975A1 (en) * | 1985-01-15 | 1986-08-06 | Prestwick Circuits Limited | Manufacture of printed circuit boards |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3269861A (en) * | 1963-06-21 | 1966-08-30 | Day Company | Method for electroless copper plating |
-
1992
- 1992-06-11 GB GB929212395A patent/GB9212395D0/en active Pending
- 1992-12-11 GB GB9225895A patent/GB2267784B/en not_active Revoked
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1226102A (en) * | 1967-04-21 | 1971-03-24 | ||
GB1259304A (en) * | 1968-01-29 | 1972-01-05 | ||
GB1207631A (en) * | 1968-04-04 | 1970-10-07 | Technograph Ltd | Plated through holes |
EP0189975A1 (en) * | 1985-01-15 | 1986-08-06 | Prestwick Circuits Limited | Manufacture of printed circuit boards |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2284509A (en) * | 1993-12-03 | 1995-06-07 | John Frederick David Knopp | Method of making a printed circuit board |
GB2284509B (en) * | 1993-12-03 | 1997-11-26 | John Frederick David Knopp | Method of making a printed circuit board |
US6023029A (en) * | 1998-03-19 | 2000-02-08 | International Business Machines Corporation | Use of blind vias for soldered interconnections between substrates and printed wiring boards |
Also Published As
Publication number | Publication date |
---|---|
GB9212395D0 (en) | 1992-07-22 |
GB9225895D0 (en) | 1993-02-03 |
GB2267784B (en) | 1995-11-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4217182A (en) | Semi-additive process of manufacturing a printed circuit | |
US5235139A (en) | Method for fabricating printed circuits | |
US3672986A (en) | Metallization of insulating substrates | |
US3620933A (en) | Forming plastic parts having surfaces receptive to adherent coatings | |
US3698940A (en) | Method of making additive printed circuit boards and product thereof | |
US4931148A (en) | Method for manufacture of printed circuit boards | |
US3666549A (en) | Method of making additive printed circuit boards and product thereof | |
US4770900A (en) | Process and laminate for the manufacture of through-hole plated electric printed-circuit boards | |
US3854973A (en) | Method of making additive printed circuit boards | |
JPH0711487A (en) | Method for self-promoting replenishment-type immersion coating and composition therefor | |
EP0328263B1 (en) | Catalyst for electroless plating | |
US4847114A (en) | Preparation of printed circuit boards by selective metallization | |
EP0312551A1 (en) | Additive method for manufacturing printed circuit boards using aqueous alkaline developable and strippable photoresists | |
US3799816A (en) | Metallizing insulating bases | |
US4678545A (en) | Printed circuit board fine line plating | |
EP0645074B1 (en) | Method of making a printed circuit board | |
US5758412A (en) | Method of making a printed circuit board | |
EP0406678A1 (en) | Swelling agent for the pre-treatment of polymers to be plated by electrolysis | |
EP0732040B1 (en) | Method of making a printed circuit board | |
USRE28042E (en) | Method of making additive printed circuit boards and product thereof | |
GB2267784A (en) | Method of making a plated through hole printed circuit board | |
GB2080630A (en) | Printed circuit panels | |
EP0277148A1 (en) | Method for manufacture of printed circuit boards | |
EP0402811B1 (en) | Method of manufacturing printed circuit boards | |
GB2038101A (en) | Printed circuits |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
732E | Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977) | ||
773K | Patent revoked under sect. 73(2)/1977 |