GB2244564A - Camera system and photographing lens thereof - Google Patents

Camera system and photographing lens thereof Download PDF

Info

Publication number
GB2244564A
GB2244564A GB9109115A GB9109115A GB2244564A GB 2244564 A GB2244564 A GB 2244564A GB 9109115 A GB9109115 A GB 9109115A GB 9109115 A GB9109115 A GB 9109115A GB 2244564 A GB2244564 A GB 2244564A
Authority
GB
United Kingdom
Prior art keywords
lens
data
output
camera body
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB9109115A
Other versions
GB9109115D0 (en
GB2244564B (en
Inventor
Masahiro Kawasaki
Hiroyuki Takahashi
Shigeru Iwamoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Pentax Corp
Original Assignee
Asahi Kogaku Kogyo Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP11076690A external-priority patent/JP2942305B2/en
Priority claimed from JP2117930A external-priority patent/JP2880759B2/en
Application filed by Asahi Kogaku Kogyo Co Ltd filed Critical Asahi Kogaku Kogyo Co Ltd
Publication of GB9109115D0 publication Critical patent/GB9109115D0/en
Publication of GB2244564A publication Critical patent/GB2244564A/en
Application granted granted Critical
Publication of GB2244564B publication Critical patent/GB2244564B/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03BAPPARATUS OR ARRANGEMENTS FOR TAKING PHOTOGRAPHS OR FOR PROJECTING OR VIEWING THEM; APPARATUS OR ARRANGEMENTS EMPLOYING ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ACCESSORIES THEREFOR
    • G03B17/00Details of cameras or camera bodies; Accessories therefor
    • G03B17/02Bodies
    • G03B17/12Bodies with means for supporting objectives, supplementary lenses, filters, masks, or turrets
    • G03B17/14Bodies with means for supporting objectives, supplementary lenses, filters, masks, or turrets interchangeably

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Structure And Mechanism Of Cameras (AREA)

Abstract

A camera system includes a camera body (1) and a photographing lens (2) which is detachably attached to the camera body. The photographing lens has an input and output device (41) which inputs and outputs data to and from the camera body, a timing controller (30) which outputs clock pulses for driving the input and output device (41), and a loading device which loads specific initial value lens data in the input and output device in accordance with the clock pulses. The camera body includes an information processing device (10) which receives the specific initial value lens data loaded in the input and output device. <IMAGE>

Description

:2 2 -,Cl A- 55 G---71:
1 CAMERA SYSTEM AND PHOTOGRAPHING LENS THEREOF The present invention relates to a camera system having a signal communication function between a camera body and a photographing lens and an improved photographing lens thereof.
In a recent single lens reflex camera having an automatic focusing device, information peculiar to a photographing lens, such as open F-number data used in an automatic exposure function or an automatic focusing function, is sent as electrical signals from the photographing lens to a CPU (central processing unit) of a camera body.
Information peculiar to the photographing lens is stored in a lens ROM provided in the photographing lens. The photographing lens and the camera body are provided with electrical contacts on a lens mount and a body mount to transmit and receive the signal information between the photographing lens and the camera body, respectively. The body CPU transmits and receives the signal information to and from the lens ROM through the electrical contacts and reads the data stored in the lens ROM. A clock pulse is output from the camera body to send address signals from the body CPU synchronously therewith, so that predetermined data can be read out f rom the lens ROM in accordance with the address signals. The reading of the data f rom the lens ROM is carried out in accordance with a serial communication controlled by the body CPU. The CPU can not simultaneously perform other operations in real time during the communication.
Furthermore, in the case of a photographing lens having an AF motor (automatic focusing motor) and a PZ motor (power zoom motor), etc., if the control of these motors is effected by the body CPU,there is an over load on the body CPU. In particular, in a single lens reflex camera in which various kinds of photographing lenses are exchangeably mounted to one camera body, the body CPU must read different parameters, depending on the photographing lenses, from the associated lens ROM's and perform predetermined arithmetic operations in accordance with the read parameters thereby to control the photographing lenses. This makes quick operations impossible or - almost impossible.
On the other hand, the provision of different lens ROM's for every photographing lens increases the manufacturing cost thereof.
It is desirable in a single lens reflex camera that 1 1 if a novel camera body or photographing lens is newly developed, the new camera body or the new photographing lens can be used for an old type photographing lens or camera body, and vice versa.
An object of the present invention is to decrease the load of operations of a camera body side, to make it possible to set data of a photographing lens synchronously with a clock pulse output from the camera body, and to realize a novel camera system compatible with a conventional camera system.
According to the present invention, there is provided a camera system including a camera body, and a photographing lens which is detachably attached to the camera body, the photographing lens comprises an input and output means for inputting and outputting data to and from the camera body, a timing control means for outputting clock pulses for driving the input and output means, and a loading means for loading specific initial value lens data in the input and output means in accordance with the clock pulses, the camera body comprises an information processing means for receiving the specific initial value lens data loaded in the input and output means.
With this arrangement, since the photographing lens can set the specific initial value data asynchronously with the clock pulse from the camera body, it is unnecessary to set the specific initial value data at a constant time interval determined by the control of the camera body side. Accordingly, the time for adjustment on the photographing lens side can be increased, so that the necessary operations, such as calculation can be performed on the photographing lens side and the camera body side in the increased space of time.
According to another aspect of the present invention, a shift register can be provided in the input and output means of the photographing lens. The timing control means can be comprised of a clock generating means and a lens CPU. Upon transfer of the data to the camera body, the initial value data is first loaded in the shift register in accordance with the clock pulse from the timing control means. The loaded data is then serially transferred to the camera body. The data calculated by the lens CPU and output therefrom is loaded after the loading of the initial value data into the shift register. Consequently, the lens CPU performs the arithmetic operation independently of the transfer of the initial value data during the shifting of the initial value data in the shift register, which decreases the time necessary for transferring and k 1 processing the data.
The other aim of this invention is to offer a camera system, a camera body and photographing lens, in which either of the components can be attached to a former type of its partner and are able to interchange information with each other without passing through an input and output means after the completion of the process in which the photographing lens transfers specific initial value lens data to the camera body by its order through the input and output means.
In order to show a desirable example of this invention, it adopts claims 1 and 58. According to the combination of the inventions above, it enables a camera body and a photographing lens tointerchange information with each other in a shorter period of time than before because of the following fact:
Initial value data output from photographing lens is not only transferred to the camera body through an input and output means in the same way as before but the data can also be interchanged without passing through an input and output means; A lens information processing means having a calculating function installed in the photographing lens calculates the variable lens data, some of which data can not be calculated by an information processing means installed in the camera body.
I,- An example of the invention will be described below in detail with reference to the accompanying drawings, in which:_ Figure 1 is a block diagram of a single lens ref lex camera having a camera system embodying the present invention; Fig. 2 is a block diagram of a main circuit arrangement of the camera body shown in Fig. 1; Fig. 3 is a block diagram of a main circuit arrangement of the photographing lens shown in Fig. 1; Fig. 4 is a block diagram showing the lens interface circuit shown in Fig. 1 in more detail; Fig. 5 is a block diagram of the I/0 block of the lens interface circuit shown in Fig. 1; Fig. 6 is a view of the reset circuit of the lens interface circuit shown in Fig. 4; Fig. 7 is a timing chart of operations of the reset circuit shown in Fig. 6; Fig. 8 is a schematic view of the 24 bit shift register in the lens interface circuit; Fig. 9 is a diagram of the first eight steps of the shift register and the data loading circuit in the lens interface; Fig. 10 is a timing chart of data loading operations 1 of the shift register; Fig. 11is a timing chart of data communication of the camera system embodying the present invention; Fig. 12 is a flow chart of operations of the indication CPU of the camera body; Figs. 13A, 13B and 13C are--- flow charts of data input communication of the indication CPU of the camera body; Fig. 14 is a flow chart of the main operation of the cpu of the photographing lens;and, Figs. 15A, 15B and 15C are flow charts of a serial interruption for data communication of the CPU of the photographing lens.
Figure 1 shows a single lens reflex camera having a camera system embodying an aspect of the present invention.
A camera body 1 has a main CPU 10 and an indication CPU 11. The main CPU 10 generally controls the whole camera system and performs arithmetic operations of various data necessary for taking a picture. The indication CPU 11 functions not only as an interface (data communication) to input data by switch members and to transmit and receive data (signals) to and from a photographing lens 2, but also as a controller to control the indication of the 1 photographing data.
A light receiver 14, which receives light incident thereon through the photographing lens 2 and correspondingly outputs analog signals in accordance with the amount of light received, is connected to the main CPU 10 through an A/D converter 15. The indication CPU 11 is connected to an LCD panel 12 which indicates the photographing data and is also connected to a DX code input circuit 13 which selectively reads at least ISO sensitivity data of a film from DX codes provided on the surface of a patrone of the film.
The main CPU 10 is also connected to an exposure control circuit 16 which drives and controls a shutter mechanism (not shown) and a diaphragm mechanism (not shown), etc., in accordance with the input photographing data, and a CCD processing circuit 18 which detects the focusing of the photographing lens 2 iQ response to data (focal point data) of an object to be taken (this data being output from an automatic focusing CCD object distance measuring sensor 17). The main CPU 10 is further connected to an AF motor control circuit 20 which drives an AF motor 19, and an AF pulser 21 which detects the angular displacement of the AF motor 19 to generate pulses corresponding to the angular displacement. The object distance measuring sensor 17 receives light from the object which is divided into two or more light fluxes and -g- -1 a is made output signal). The AF motor 19 drives a focusing mechanism 31 through a coupler 19a provided on a body mount BM of the camera body so as to project from the camera body and a coupler 31a provided on a lens mount LM of the photographing lens 2 when the connection between the couplers lga and 31a is established to move groups of focusing lenses (not shown).
A battery 22 supplies power through the motors not only to the electronic components and electronic circuits in the camera body 1, but also to electronic components and electronic circuits in the photographing lens 2.
In the photographing lens 2 are provided the focusing mechanism 31 which rotates a focus adjusting cam ring (not shown) to relatively move the focusing lens groups in the optical axis direction to thereby effect the focusing, and a zooming mechanism 32 which rotates a zoom ring (not shown) to relatively move at least two groups of variable power lenses in the optical axis direction to effect the zooming.
The focusing mechanism 31 is connected to the coupler 31a which is mechanically connected to the coupler 19a when the photographing lens 2 is attached to the camera body 1 in order to transmit the rotational drive of the AF motor incident through the photographing lens 2 to predetermined phase difference signal (defocus A 19 to the focusing mechanism 31. The couplers 19a and 31a are disconnected from one another by a disengaging means (not shown), so that a photographer can manually rotate a focus adjusting operation ring to adjust the focus in the manual focusing mode.
The zooming mechanism 32 is driven by a zoom operation ring (not shown) which is in turn driven by a PZ (power zoom) motor 34 in the power zoom mode and by the photographer in the manual zoom mode, respectively. The PZ motor 34 is driven and controlled by a lens CPU 30 through a power zoom (PZ) motor driver 33 in the power zoom mode. The power zoom mode includes a manual power zoom mode in which the power zooming is effected by the operation of a zoom switch SWPZ2 (Fig. 3), and a controlled power zoom mode in which the zooming is automatically controlled in accordance with the judgement of the lens CPU 30. The "controlled power zoom" referred to herein is a power zoom in which a focal length f at which a specific object is in focus is varied so as to keep the value of d/f (wherein d designates the object distance) constant when the object distance d changes. The power zoom mode and the manual zoom mode are selected by a switching means which is actuated by a zoom switch SWPM To input ports of the lens CPU 30 are connected a PZ pulser 35 which detects the displacement of the PZ motor 34 11 and generates a predetermined number of pulses corresponding thereto, a distance code plate 36 which reads the position data of the focus adjusting cam ring (focusing lens groups) driven by the focusing mechanism 31. and a zoom code plate 37 which reads the position data (focal length data) -of the zooming cam ring (variable power lens groups) driven by the zooming mechanism 32. Also connected tQ input ports of the lens CPU 30 are a zoom operation code plate 38 which inputs data of the direction and speed of the power zooming by the operation of the zoom operation switch, a lens judgement code plate 39 which judges the type of the photographing lens (zoom lens, single focus lens, or single focus macro lens, etc.), and a K value input member 40 which inputs data of the K value at a telephoto extremity. In the illustrated embodiment, 19K value" means the number of pulses of the AF pulser 21 necessary for moving an image plane formed by the photographing lens 2 through a unit didplacement, but is not limited to this definition.
The distance code plate 36 and the other code plates are per se known. Usually, these code plates are secured to a cam ring or cam rings and selectively connected to respective brushes having a plurality of electrical contacts which are brought into slide contact with the codes (conducting portions and non-conducting portions) of the code plates. The positions of the cam rings are detected as bit information by a combination of the codes with which the electrical contacts of the brushes come into contact. However, the data detecting mechanism is not limited to such a combination of the code plates and the brushes.
A lens interface 41 is connected to a data input terminal of the lens CPU 30. The data communication between the lens CPU 30 and the indication CPU 11 Is effected through the lens interface 41 to which a macro code member 42 is connected in order to Input macro data thereto in the macro mode.
The lens CPU 30 performs the arithmetic operation to obtain various data, such as a present focal length, a present object distance, etc. The data (program, algorithm, constant, etc.) necessary for the arithmetic operation is stored in an internal ROM 30a of the lens CPU 30 (see Fig. 3).
Circuit Of Camera Bod The circuit arrangement of the camera body 1 will be described below in detail with reference to Fig. 2.
The voltage of the battery 22 which is controlled by a regulator 23 and which is backed up by a super capacitor 24 is supplied to a terminal VDD1 of the indication CPU 11. The indication CPU 11 is always activated at a constant voltage input to the terminal VDD1.
A 1 Terminals P1 and P2 of the indication CPU 11 are connected to a DC/DC converter 25 which turns the power source of the main CPU 10 ON and OFF, and a photometer switch SWS which -is turned ON when the shutter button (not shown) is pressed by a half step, respectively.
Furthermore, terminals P3 and P4 of the indication CPU 11 are connected to a release switch SWR which is turned ON when the shutter button is fully pressed and a lock switch SWL which Is turned ON when a back cover (not shown) of the camera body is closed so as to hold the indication CPU 11 etc., into a photographable position, respectively.
The DC/DC converter 25 is actuated when the lock switch SWL is turned ON and when the photometer switch SWS or the release switch SWR is made ON, and in accordance with a command from the indication CPU 11 upon inputting the lens data from the photographing lens 2, to supply the terminal VDD1 of the main CPU 10 with a reference constant voltage to thereby actuate the main CPU 10.
Furthermore, terminals P5, P6, P7, P8 and P9 of the indication CPU 11 are connected to a mode switch SWM, a drive switch SWDR, an exposure correction switch SWXV, an up-switch SWUP and a down-switch SWDN, respectively.
The indication CPU 11 operates in accordance with the operative and inoperative states of these switches SWM, SWDR, SWXV, SWUP, and SWDN. For instance, the exposure 9 modes Including a programmed exposure mode, an automatic exposure mode, and a manual exposure mode are selected in accordance with the operation of the mode switch SM Similarly, drive modes including a single shot mode and a continuous shot mode are selected in accordance with the operation of the drive switch SWDR. The selection modes can be varied in accordance with the operation of the up-switch SWUP and down-switch SWDN at the position in which the exposure modes or the drive modes can be selected.
The indication CPU 11 makes it possible to change the exposure value when the exposure switch SWV is turned ON. Namely, the exposure value can be increased and decreased in accordance with the operation of the up-switch SWUP and the down-switch SWDN, respectively.
The indication CPU 11 has a group of indication control terminals PSEG connected to the indicating WD 12 through a bus line. The indicating LCD 12 indicates the necessary photographing data in accordance with a command of the indication CPU 11 when the lock switch SWL is turned ON.
Seven terminals P10 through P16 of the indication CPU 11 are connected to electrical contacts Fminl, Fmin2, Fmin3, Fmaxl, Fmax2, A/M, and Cont provided on the body mount BM of the camera body, respectively. A terminal P18 of the indication CPU 11 is connected to a switch circuit 26.
The electrical contacts Fminl, Fmin2 and Fmin3 -is- 1 1 function also as communication terminals for data communication between the photographing lens 2 and the indication CPU 11. Namely, the electrical contacts Fminl, Fmin2 and Fmin3 constitute a serial clock signal inputting and outputting terminal SCK, a data transmitting and receiving terminal DATA, and a reset signal outputting terminal RES, respectively.
The terminals P10, Pll and P12 of the indication CPU 11 are always pulled up with the indication CPU 11.
The output of the switch circuit 26 is connected to a terminal VBATT and functions as a switch for establishing and breaking the electrical connection between the battery 22 and the terminal VBATT in accordance with the level of the terminal P18. The terminal Gnd of the indication CPU 11 is connected to the ground terminal Gnd of the battery 22.
The indication CPU 11 and the main CPU 10 communicate with each other through serial terminals SCK, serial-in terminals SI and serial-out terminals SO. In the data communication, data is transferred using command codes as shown in Table 1 below. In Table 1, the left column represents data which is output from the indication CPU 11 to the main CPU 10, and the right column represents the data which is transferred from the main CPU 10 to the indication CPU 11. measurements of the These data are set based on the object luminance and the object 1 1 distance, etc. controlled by the main CPU 10.
Table 1: Indication CPU-+ Main CPU mode set data drive set data exposure correction set data lens CPU data, set Tv, Sv data AF accommodation code AF return code AF return pulse number data AF accommodation, return code Main CPU-Indication CPU display Tv, Sv data film sensitivity information AF accommodation pulse number data AF return-completion code Contact groups PA, PB, PC, PD, PE and PF of the main CPU 10 are connected to the A/D converter 15, the exposure control circuit 16, the CCD processing circuit 18, the AF motor control circuit 20, the AF pulser 21, and the DX code input circuit 13, respectively.
A terminal P20 of the main CPU 10 is connected to a first AF switch SWAF1 which selects an auto focus mode in which the focusing is automatically effected by the AF motor 19 and a manual focus mode in which the focusing is manually effected by a photographer. A terminal P21 of k "0 the main CPU 10 is connected to a second AF switch SWAF2 which switches the mode of the shutter release between a focus priority mode and a release priority mode. The first and second AF switches SWAF1 and SWAF2 are mechanically associated with each other, so that for example when the manual focus mode is selected by the first AF switch SWAF1, the second AF switch SWAF2 is switched to the release priority raode. Namely, when one of the AF switches SWAF1 and SWAF2 is turned ON, the other is turned OFF.
1 111.
18- k Circuit of Photographing Lens The circuit arrangement of the electrical pystem provided in the photographing lens 2 will be explained below, with reference to Fig. 3.
The lens mount LM of the photographing lens 2 is provided with electrical contacts VBATT, CONT, RES (Fmin3), SCK (Fminl), DATA (Fmin2), GND, Fmaxl, Fmax2 and A/M corresponding to the associated electrical contacts provided on the body mount BM when the photographing lens 2 is attached to the camera body 1. Although the arrangement of the electrical contacts of the lens mount LM is not identical to that of the body mount BM (rearranged for the purpose of clarification), the electrical contacts of the lens mount designated are electrically connected to the corresponding electrical contacts of the body mount with the same reference numerals.
The contact VBATT on the lens side is connected to the PZ driver 33, so that the power of the battery 22 is directly supplied to the PZ motor 34 through the contact VBATT by the switching operation of the PZ driver 33.
The contacts Fmaxl and Fmax2 of the lens side also function as a steady information transmitting means for transmitting the maximum F-number data of two bits to the camera body, similarly to those provided on an existing (old) AE lens. Namely, the contacts Fmaxl and Fmax2 on the lens side are grounded through switches SWmaxl and SWmax2, respectively, so that maximum F-number (minlmuln diaphragm value) data is formed in accordance with a combination of the levels of the switches SWmaxl and SWmax2 depending on the combination of ONIOFF states thereof. The combinations of the levels of the contacts Fmaxl and Fmax2 on the lens side and the max imum. F-number are for example as shown in Table 2 below.
Table 2:
F N 0 F max2 F maxl 22 0 0 32 0 1 1 0 The contact A/M on the lens side -, j functions to send the autolmanual information of the diaphragm to the camera body 1 and is grounded through a selection switch SWA/M. The selection switch SWA/M is in association with the rotation of a diaphragm ring (not shown) of the photographing lens 2, so that when the diaphragm ring is In the auto position and the manual position, the selection switch is turned ON and OFF, respectively.
-b The contacts Fminl, Fmin2, and Fmin3 on the lens side function not only as a steady information transmitting means for transmitting the open Fnumber information of three bits to the camera body 1, similarly to those provided on an existing (old) AE lens, but also as data P communication contacts between the camera body and the photographing lens. The relation between the levels of the contacts Fminl, Fmin2 and Fmin3 on the lens side and the open F-number is for example as shown in Table 3 below. Table 3:
F N 0 F min3 F min2 F minl 1.4 0 0 0 1.7 0 0 1 2 0 0 2.5 0 1 2.8 1 0 0 3.5 1 0 1 4 1 1 0 4.5 1 1 1 To provide both the steady information transmitting function and the data communication function on the li 11 contacts Fminl, Fmin2 and Fmin3 on the lens side, these contacts are connected to PNP transistors Trl, Tr2 and TO, respectively. The' PNP transistors Tr (Trl, Tr2 and TO) are connected at the emitters thereof to the lens contacts Fminl, Fmin2 and Fmin3, and at the bases thereof to the contact CONT through fuse portions Hl, H2 and H3 so as to establish and break the connections, respectively. The collectors of the transistors are grounded. It is possible to provide the fuse portions Hl, H2 and H3 between the emitters and the lens contacts Fmin (Fminl, Fmin2 and Fmin3).
The indication CPU 11 causes the voltage ofthe contact CONT to fall to ground in order to obtain the open F-number data from the lens contacts Fminl, Fmin2 and Fmin3. As a result, a transistor (or transistors) Tr to which the fuse portion(s) is (are) connected is (are) turned ON, so that the emitter(s) of the transistor(s) which has (have) been turned ON become(s) high level H and the emitter(s) of the transistor(s) which has (have) not been turned ON become(s) ground level. Namely, the transistors Tr are selectively turned ON or OFF in accordance with the connection of the fuse portions Hl, H2 and H3 to change the level of the emitters thereof.
Consequently, the three-bit open F-number data is output to the lens contacts Fminl, Fmin2 and Fmin3.
4 Terminals CONT, RES, SCK, DATA and GND of the lens interface 41 are connected to the terminals CONT, Fmin3, Fminl, FmIn2 and GND on the lens side, respectively.
The lens contact CONT is connected to the bases of the transistors Tr and to the terminal CONT of the lens interface 41, as mentioned above. The switching of the power supply f rom the terminal CONT of the lens interf ace is effected through the terminal RES (lens terminal Fmin3). After the data on the open F-number is transferred, when the terminals CONT and RES become levels H and L respectively, the power is supplied to the lens CPU 30.
A terminal VDDB of the lens interf ace 41 is connected to a terminal VDD of the lens CPU 30 through a condenser C2, so that the constant voltage supplied from the terminal CONT of the camera body I is supplied to the lens CPU 30.
Terminals DIS1, DIS2 and DIS3 of the lens interface 41 are connected to the distance code plate 36, so that distance data signals of the object distance corresponding to the position of the focusing cam ring driven by the focusing mechanism 31 are input to the terminals DIS1, DIS2 and DIS3.
A terminal MACRO of the lens interface 41 is connected to the macro code portion 42 which functions as a macro switch which is turned ON when the zoom operation ring is q.
j actuated to switch the photographing lens 2 to the macro mode.
The input and output terminals of the lens interface 41 are connected to the corresponding input andoutput terminals of the lens CPU 30. Reset terminal RESB, clock terminal CLK, serial-in terminal SIS, serial-out terminal SOS, terminal U2, terminal SOE, terminal (P I N, and terminal KAFEND, of the lens interface 41 are connected to a reset terminal RESET, a serial clock terminal SCK, a serial-out terminal SO, a serial-in terminal SI, a terminal P43, a terminal P40, a terminal PCL, and a 1 terminal POO, of the lens CPU 30, respectively. A terminal CRES of the lens interface 41 is grounded through a delay condenser Cl.
The lens CPU 30 controls the PZ driver 33 connected to the control terminal thereof. The lens CPU 30 is also connected to the PZ pulser 35 and the lens judgement code plate 39.
Terminals P30, P31, P32 and P33 and terminals P62 and P63, of the lens CPU 30 are connected to the codes of the zoom code plate 37. The lens CPU 30 performs the arithmetic operation based on the input levels of these terminals P30, P31, P32, P33, P62, and P63 in combination to obtain the focal length data at the zooming and at the macro mode, etc.
Terminals P50, PSI, P52 and P53 and terminals P60 and P61, of the. lens CPU 30 are connected to the K value telephoto extremity data setting portion 40. The lens CPU 30 calculates the K value data corresponding to the focal length and the object distance in accordance with the data formed by a combination of the levels of the terminals P50 through P53, P60 and P61 input thereto, using the K value at the telephoto extremity and at an infinite distance in the single focus macro mode.
Furthermore, terminals P21 through P29 ofthe lens CPU 30 are connected to various switches, such as the automatic focusing switch SWAF and the power zoom switches SWPZ1 and SWPZ2, etc., so that the lens CPU 30 performs a predetermined operation in response to the operations of the switches. The photographing lens 2 has a clock pulse generating circuit 43 as a
clock sign.al generating means which is connected to clock terminals XI and X2 of the lens CPU 30. The lens CPU 30 operates synchronously with the clock pulses generated by the clock pulse generating circuit 43.
The clock pulse generating circuit 43 constitutes a timing control means.
As mentioned above, on the camera body side, after the terminal CONT drops to the level L and the open F-number is read, both the terminals CONT and RES (Fmin3) 1 become level H to reset the lens CPU 30.
When the reset Is released, the lens CPU 30 calculates specific data which Is then set in the shift register in the lens interface 41 asynchronously with the clock pulses output f rom the camera body 1. The calculated data is successively output from the shift register in accordance with the clock signals of the camera body 1. This communication Is carried out by hardware of the lens interface 41. In the illustrated embodiment, the specific arithmetical data for 19 bytes Is sent to the camera body 1.
Upon completion of the communication, the terminal KAFEND of the lens interface 41 becomes level 1, which Is a communication completion signal. Consequently, the lens CPU 30 waits for renewal data of the communication from the camera body 1.
When the lens CPU communication data from the DATA (Fmin2) which has been then becomes level H again, so that the camera body can commence the new communication. Note that the states of the terminals CONT and RES when the lens CPU 30 is first activated are held.
In the new data communication, the data is transferred from the photographing lens 2 to the camera body 1 or f rom the camera body 1 to the photographing lens receives the renewal camera body 1, the terminal at level H becomes level L and 2. in accordance with the command code output from the camera body 1. The new data communication is effected synchronously with the clock pulse output from the photographing lens 2. The data communicating between the photographing lens 2 and the camera body 1 is as shown in Tables 4 and 5 below.
Table 4:
lens body AF information AE information all data each single bite lens information 1 lens information 2 body - lens focal length information.fWide focal length information fTele focal length information fX(present) lens drive information lens accommodation lens return PH ON PH OFF 0011.0001(31H) 0011.0010(32H) 0011.0011(33H) 0101.XXXX(5XH) 0110. 0000(60H) 0110.0001(61H) 0110.0010(62H) 0110.0011(63H) 0110.0100(64H) 0110.0110(66H) 1001. 0000(90H) 1001.0001(91H) 1001.0010(92H) 1001.0011(93H) L i 1 Table 5:
lens info. 1 lens info. 2 lens drive 60H 60H info. 66H Bit7 PH demand LENS CPU fw end Bit6 AF A/M fT end Bit5 PZ A/M PZ in LENS Bit4 PZ P/A Bit3 PZ MODE PZ Far Bit2 SET SW PZ Near Bitl LENS A/M LENS BitO LENS O/C version Interface Circuit The construction of the lens interface 41 will be described below in detail with reference to Fig. 4.
The lens interface 41 functions not only as input and output means for sending the.lens data of the photographing lens 2 to the camera body 1 in accordance with the sequential hardware control by the digital circuit, but also as an interface circuit for direct data communication by software between the indication CPU 11 of the camera body 1 and the lens CPU 30 of the photographing lens 2.
When the photographing lens 2 is attached to the camera body 1, so that the lock switch SWL is turned ON, a constant voltage is supplied from the camera body 1 11 (the terminal P16 of the indication CPU 11) to the lens interface 41 through the terminals CONT. Consequently, the constant reference voltage is supplied to the terminal VDU 'I. of the lens CPU 30 from the terminal VDDB of the lens interface 41. As a result, the lens CPU 30 activates the clock pulse generating circuit 43 by the constant referen.Pe voltage, so that the lens CPU 30 operates synchronously with the generated clock pulses. The lens interface 41 includes an 1/0 block 50 having the terminals VDDB, RES, KAFEND, etc., mentioned above. - The distance code plate 36 and the macro code portion 42 are connected to a pull-up buffer circuit 51 which pulls up the terminal level of the distance code plate 36 and the macro code portion 42 to send the output to an initial value setting register 52 in parallel as a part of the initial data of 3 bytes.
A pair of inputs of. a NAND gate 51a which is connected at the output thereof to the pull-up buffer circuit 51 are connected to terminals RES and CE. At the initial stage prior to the communication (previous communication), the terminals RES and EE- are held at levels L and H by the indication CPU 11 and the lens CPU 30, respectively. Accordingly, the level of the output of the NAND gate Sla is H, and the pull-up buffer circuit 51 fetches the initial data.
9.
An internal initial value setting portion 53 and an external initial value setting portion 54 are connected to the input terminals of the initial value setting register 52. The initial value setting register 52 stores the initial data (unit of 1 byte) for three bytes output from the pull-up buffer circuit 51, the internal initial value setting portion 53 and the external initial value setting portion 54.
A group of the output terminals of the initial value setting register 52 are connected to a group of the input terminals of a data loading circuit 55 through a bus. The data loading circuit 55 ifunctions to load the initial data for three bytes onto the 24 bit shift register 56 at one time and functions to load an arithmetic data group (discussed below) having a unit of 1 byte onto a predetermined loading point LP of the 24 bit shift register 56. The 24 bit shift register. 56 is of a parallel input and series output type which is schematically shown in Fig. 8.
The 24 bit shift register 56 performs the shifting in accordance with the clock pulses output from the indication CPU 11 to successively transfer the data latched in each flip-flop FF thereof to terminals SOUT from which the transferred data is serially output.
A series input and parallel output type of 8 bit buffer 57 is connected to the input of the data loading circuit 55. The arithmetic data operated in the lens CPU 30 is serially input into the 8 bit buf fer 57 f rom an input terminal SIS synchronously with the clock pulses output from the lens CPU 30.
Terminals CLK (clock) and CL (clear) of the 8 bit buffer 57 are connected to a terminal CLK of the 1/0 block 50, and the terminal RES, respectively. Output - terminals 00 through 07 of the 8 bit buffer 57 are connected to the present terminals PR corresponding to the flip-flop FF of the 24th stage of the 24 bit shift register 56 through a predetermined logic gate group discussed hereinafter.
When the data for 8 bits is collected in the 8 bit buffer 57, the data is loaded onto a predetermined portion after the loading points LP4, LP3, LP2, LP1 and LPO (see Fig.8) of the 24 bit shift register 56 at a predetermined timing through the data loading circuit 55. The first arithmetic-data for 8 bits is loaded on a portion immediately after the initial data for three bytes. Thereafter, the data is successively and continuously loaded immediately after the previously loaded arithmetic data.
The position of the flip-flop FF which latches the final bit of the data loaded in the 24 bit shift register 56 is detected by the counted values of an UP/DOWN counter 58. A load point decoder 59 sets the first flip-flop 1 (i.e. the loading point LP) of the 24 bit shift register 56 that loads the arithmetic data for one byte stored in the 8 bit buffer 57 (according to the counted values of the UP/DOWN counter 58). For example, when the initial data (or the arithmetic data) is shifted to the 9th flip-flop In Fig. 8, the arithmetic data of one byte Is loaded In parallel on the flipflops FF1 through FF8 after the loading point LP4.
A loading pulse generating decoder 60 connected to the UP/DOWN counter 58 through a bus generates the control pulses to control the timing of the loading in accordance with the counted value of the UP/DOWN counter 58. For Instance, every time the final data bit latched by the 24 bit shift register 56 reaches the loading points LPO through LP4, the load pulse (H pulse) Is output to a load pulse generating circuit 61.
The load pulse generating circuit 61 which receives the load pulse from the load pulse generating decoder 60 and a full signal from an 8 bit buffer full signal generating circuit 62 outputs the load pulse to the data loading circuit 55 through an circuit 55 which receives OR gate 63. The data loading the load pulse loads the arithmetic data latched by the 8 bit buffer 57 onto a portion immediately after the loading point designated by the load point decoder 59.
When the load pulse is output from the load pulse generating circuit 61, the UP/DOWN counter 58 decreases the counted value by 8 bits for every output. As a result, the counted value of the UP/DOWN counter 58 is identical to the number of the flip-flop FF which latches the final data bit of the data loaded in the 24 bit shift register 56.
The output of the load pulse generating circuit 61 is connected to one of the input terminals of the OR gate 63, and the other input terminal is connected to the reset terminal RES of the 1/0 block 50 through an inverter 63a.
The level of the reset terminal RES is L before the operation starts, and is held H during the old communication. Consequently, when the load pulses of level H are output from the load pulse generating circuit 61 after the commencement of the communication, load pulses of level H are output from the OR gate 63 for every load pulse, so that the data loading circuit 55 performs the loading operation.
The 8 bit buffer full signal generating circuit 62 generates the full signals in response to carrying signals output from an output terminal CARRY of an octal counter 71 which counts up every time the clock pulses output from the lens CPU 30 are sent to a serial clock input terminal CLK and outputs the carrying signals from the terminal CARRY every time an increase of a figure by one place takes place, respectively. The lens CPU 30 serially outputs the arithmetic data to the terminal SIS of the 8 bit buf fer 57, synchronously with the serial clock signals.
The output of the OR gate 63 is also connected to a. -i clear terminal CL of the 8 bit buffer full signal generating circuit 62 through an inverter 63b, so that when the level of the clear terminal CL Is L, the 8 bit buffer full signal generating circuit 62 is cleared and the output is returned to the initial value.
An initial value/8 bit buffer switching circuit 64 switches the loading of the initial value into the 24 bit shift register 56 or the arithmetic data operated by the lens CPU 30 and latched by the 8 bit buffer 57. Output terminals 0 and -V of the initial value/8 bit buffer switching circuit 64 are connected to the data loading circuit 55. An input terminal CL of the initial value/8 bit buffer switching circut 64 is connected to the terminal RES and the clock terminal of the initial value/8 bit buffer switching circuit 64 is connected to the terminal SCK through an inverter 64a. Also, a terminal D of the initial value/8 bit buffer switching circuit 64 is supplied with the reference voltage (level H).
When the level of the terminal RES of the initial value/8 bit buffer switching circuit 64 is L at the initial state, the levels of the terminals Q and 7F are L and H, f respectively. In this state, the initial data is loaded onto the 24 bit shift register 56.
After that, the level of the terminal RES becomes H, so that when the clock pulse from the Indication CPU 11 rises, the levels of the terminals Q and --Ware inverted and latched. As a result, the data of the 8 bit buf fer 57 can be loaded onto the 24 bit shift register 56.
The serial clock signals are input to the 24 bit shift register 56 from the lens CPU 30 through a firpt SCK cancellation circuit 65 which cancels the first clock pulse after the commencement of the communication and inputs the second clock pulse and clock pulses subsequent thereto into the 24 bit shift register 56. The 24 bit shift register 56 performs the shift operation In accordance with the serial clock signals.
A rear converter signal generating circuit 66 generates rear converter signals -TW (level L) to transfer the data from a rear converter (not shown) to the indication CPU 11, in accordance with the counted value of the UP/DOWN counter 58 when the transfer of the initial data of three bytes and the arithmetic data of 13 bytes is finished. The 24 bit shift register 56 is disconnected from the indication CPU 11 in accordance with the rear converter signals -I-W.
The rear converter signal generating circuit 66 is 1.
9 connected to the output of the 8 bit buffer full signal generating circuit 62. Usually, the signals -'L-W are generated when the 24 bit shift register 56 is empty, To prevent the rear converter signals = from being generated when the buffer is full at the loading point LPO, the output of the 8 bit buffer full signal generating circuit 62 is input to the rear converter signal generating circuit 66, as mentioned above.
An old communica tion completion signal generating circuit 67 outputs an old communication completion signal KAFEND (level L) to the input terminal KAFENL) Of the 1/0 block 50 to complete the old communication when the counted value of the UP/DOWN counter 58 becomes a value which represents the completion of the transfer of the data for 19 bytes. Consequently, the lens CPU 30 completes the old communication in accordance with the KAFEND signal.
A reset circuit 68 resets the lens CPU 30 and has a terminal RES to which a reset pulse is input from the indication CPU 11 through an Inverter etc. , and an Input terminal DATA to which a discrimination pulse Is Input from the indication CPU 11 to discriminate a new lens. An input terminal STOP of the reset circuit 68 is connected to an output terminal () of a stop signal (STOP) generattng circuit 69 to bring the lens CPU 30 into a sleep mode.
An output terminal RIESE3 of the reset circuit 68 1ú connected to the terminal RESET of the lens CPU 30 through the terminal -REW. An output CRES Is grounded through a condenser Cl. Namely, the time in which the level of the output CRES drops from H to L is delayed.
The stop signal generating circuit 69 actuates the reset circuit 68 to bring the lens CPU 30 into the sleep mode. An input terminal D and a clock input terminal of the stop signal generating circuit 69. are connected to the output terminal Q1 of the 8 bit buf fer 57 and the terminal CS of the I/0 block 50, respectively. The output terminal Q of the stop signal generating circuit 69 is connected to the terminal STOP of the reset circuit 68.
A serial clock signal (SCK) switching circuit 70 selects the clock signals output from the terminal CLK between those output from the indication CPU 11 of the camera body 1 and those output from the lens CPU 30. When the photographing lens 2 is mounted to the camera body 1, the SCK switching circuit 70 sends the serial clock signals from the lens CPU 30 to the terminal CLK during the old communication and to the Indication CPU 11. during the new communication, respectively.
Clear input and clock input of the SCK switching circuit 70 are connected to the terminals REES and CE of the 1/0 block 50, respectively. An input terminal D of the SCK switching circuit 70 is connected to the terminal 00 of the 8 bit buf fer 57.! Terminals 0 and -W of the SCK switching circuit 70 are connected to the terminals SCKOUT and SCKIN of the I/0 block 50.
The level of the terminal of the SCK switching circuit 70 is H during the old communication and is inverted to L if the level of the terminal rW rises when the terminal 00 of the 8 bit buffer 57 is H, upon completion of the old communi.cation. Due to the inversion, the clock signals are switched as mentioned above.
The serial clock is input from the terminal CLK to the input CLK of the octal counter 71 which counts the clock signals from the lens CPU 30 during the old communication. The octal counter 71 outputs the carrying signals from the terminal CARRY thereof every time 8 pulses are counted. Since the input terminal CL of the counter 71 is connected to the terminal -=, the level of the Input v CL rises to H upon transfer to the old communication from the Initial state.
A decoder 72 receives the counted value of the counter 71 to decode the data bits fetched by a code plate data selection circuit 73. The code plate data selection circuit 73 selects the data of the distance code plate 36 or the macro code portion 42 through the pull-up buffer circuit 51, synchronously with the decoding operation and outputs the selected data from the terminal DATA. The output data is received in the lens CPU 30.
The above discussion has been directed to the construction and operation of the lens Interface 41.
1/0 Block The following description will be directed to the construction of the 1/0 block 50, with reference to Fig. 5.
The 1/0 block 50 has a. terminal RES connected to the terminal P12 of the indication CPU 11 of the camera body 1, a terminal 5CK connected to the terminal P10, and a terminal DATA connected to the terminal Pll. The terminal RES is also connected to the terminal -IZES- through an inverter 75. The emitter of the transistor Tr3 is connected to a line between the terminal RES and the inverter 75. The base of the transistor Tr3 is connected to a terminal SLCT3 and the collector of the transistor Tr3 is grounded.
1.
The reset signal is sent to the terminal RES from the indication CPU 11.
The terminal ECK is connected to one of the inputs of an AND gate 77, an input of a tristate buffer 78, and an output of a tristate buf fer 79. The output of the AND gate 77 is connected to the output SCK. The output of the tristate buffer 78 and the input of the tristate buffer 79 are connected to the terminal CLK and the output CLK. The other input of the AND gate 77 is connected to the input KAFEND.
The emitter and the base of the transistor Trl are connected to a line between the terminal -SLW- and an inverter 76, and the terminal SLCT1, respectively. The collector of the transistor Trl is grounded.
The terminal DATA is connected to an output of a tristate buffer 80, one of a pair of inputs of a multiplexer 81, and the output DATA. The output of the multiplexer 81 is connected to the terminal SOS.
The clock terminal CLK, the terminal SOS, the terminal SIS, the terminal CE and the terminal -=, connected to the lens CPU 30 will be described below.
The terminal CLK is connected to the output CLK, the output of the tristate buffer 78, and the input of the tristate buffer 79. The terminal CLK transmits and receives the clock pulses to and f rom the -= terminal of the lens CPU 30. The output CLK receives the serial clock signal from the indication CPU 11 or from the lens CPU 30.
The tristate buffers 78 and 79 having opposite directions---are connected in parallel between a portion of the line betwoen the terminal CLK and the output CLK and a portion of. the - line between the terminal SC and the inverter 76. Consequently, the connection and disconnection between the terminal and the output CLK and between the terminal CLK and the terminal SCK can be selectively controlled by the control of the tristate buffers 78 and 79.
The control input of the tristate buffer 79 In connected to the output of an AND gate 83. One of a pair of inputs 'of the AND gate 83 is connected to the output of an AND gate 84 and the other input thereof is connected to the Input SCKOUT. The Inputs of the AND gate 84 are connected to the input -RAFEWU through an Inverter 86 and to the terminal---Mrespectively.
The terminal SOS is connected to the output of the multiplexer 81. The data inputs of the multiplexer 81 are connected to the terminal DATA and the input CODE, respectively. Accordingly, the data from the indication CPU 11, the macro code plate 42 and the distance code plate 36 is selectively output.
The control inputs of the multiplexer 81 are connected to the terminal--Mandthe terminal --CWthrough R.
an inverter 90, ' respectively. Consequently, the switchtng of the input of the multiplexer 81 is controlled by the level of the terminal -rW. Namely, when the level of the terminal --M Is L, the data of the input CODE Is output to the terminal SOS, and when the level of the terminal rE- is H, the data of the terminal DATA is output from the terminal SOS.
The data output f rom the terminal SO of the lens CPU is input to the terminal SIS. The terminal SIS to connected to the output SIS and the other data Input of a multiplexer 87.. Accordingly, the terminal SIS 18 selectively connected to the terminal DATA between the terminal DATA and the input SOUT by the multiplexer 87. The output SIS is connected to the input SIS of the 8 bit buffer 57. Consequently, the data output f rom the terminal SO of the lens CPU 30 is sent directly to the terminal DATA and to the terminal DATA through the 24 bit shift register 56.
The terminal CE is connected not only to one control input and the other control Input of the multiplexer 81 through the inverter 90, but also to the other Input of the AND gate 84. Consequently, the terminal 7M functions as a selection terminal to select the data from the photographing lens 2 to the camera body 1 from among the data of the macro code plate 42 and the distance code plate 36, the data through the 24 bit shift register 56, and the data output from the lens CPU 30.
The terminal --SDE is connected to the input of the OR gate 88 through an inverter 82. The terminal -TM functions as a control terminal to control the output of the tristate buffer 80 at, a communication other than the old communication.
The levels of the various terminals which function in the initial state, the old communication state and the now communication state will be described below.
In the initial state, the levels of the reset terminal RES and the serial clock terminal SCK are maintained H by the indication CPU 11 (see the state before the time a in Fig. 10). In this state, the initial data of the distance code plate 36 and the macro code portion 42, etc., are loaded in the 24 bit shift register 56.
At the commencement of the old communication, the reset pulse of level L is output from the reset terminal RES. The lens CPU 30 performs the initialization in response to the reset pulse. At this moment, the initial value set in the initial value setting register 52 is loaded in the 24 bit shift register 56 (time a in Fig. 10).
Thereafter, the levels of the terminal CE and the terminal = become L, the clock pulse from the lens CPU is output to the terminal CLK, and the clock pulse from the indication CPU 11 is output to the output SCK. Dul:Ing the old communication, the levels of the Input KAF5NU the Input -TW and the terminal SCKOUT are H. In this state, the data output to the Input SOUT Is output from the terminal DATA.
Upon completion of the transfer of the data for 16 bytes, the level of the Input LR Is L, so that the connection of the input SOUT and the terminal DATA is broken. During the disconnection, if the rear converter Is mounted, the data from the rear converter Is output to the indication CPU 11.
After the time for data transfer for 19 bytes lapses, the level of the input KAFEND becomes L and the clock pulses output from the camera body into the output SCK are interrupted.
Reset Circuit The arrangement of the reset circuit 68 will be described below in more detail with reference to Figs. 6 and 7.
The input and the input DATA of the reset circuit 68 are connected to the terminal RES and the terminal DATA of the 1/0 block 50, respectively. The input STOP of the reset circuit 68 is connected to the output Q of the stop signal generating circuit 69. The output of the reset circuit 68 Is connected to the terminal - IRESST of the lens CPU 30 and the output CRES Is grounded through the delay condenser Cl.
The Input -IMW is also connected to the terminal CRES through one of a pair of inputs of a NAND gate 91 and a pull-down resistance Rl. The output of the NAND gate 91 to connected to the gate of a NOS field effect transistor FET1, a drain of which is connected to a line between the resistance Rl and the output CRES. The source of the f teld effect transistor FET1 is grounded. The line between the resistance Rl and the output CRES is connected to the output terminal -7= through a Schmitt inverter 93 and an inverter 94 connected in series thereto.
The input terminal DATA and the input terminal STOP are connected to one of a pair of inputs of an OR gate 96 and the other input of the PR gate 96 through an Inverter 95, respectively. The output of the OR gate 96 is connected to the other input of the NAND gate 91.
The timing chart of the reset circuit 68 will be explained below (Fig. 7). At the initial state, the levels of the terminal RES and the terminal DATA are both H, and the levels of the input terminal RES the input STOP and the output -7= are all L.
When the level of the terminal RES (terminal Fmin3) is made L by the indication CPU 11, the output IZES- 15 inverted by the inverter 75 and becomes level %. n As a result, the level of the Input CRES becomes H, and the level of the output IRESE Is made H through the Schmitt inverter 93 and the inverter 94.
In this state, even If the level of the Input DATA falls, the level of the OR gate 96 Is maintained at H, and the level of the NAND gate 91 is maintained at L, so that the field effect transistor FET1 is maintained OFF. Consequently, the level of the output RE5B Is held to be H.
If the input DATA falls to L when the input STOP (the output 0 of the stop signal generating circuit 69) is H, the levels of the OR gate 96 and the NAND gate 91 are changed to L and H respectively, so that the field effect transistor FET1 is turned ON, and accordingly, the level of the output RESB is changed to L. As a result, the lens CPU 30. is reset.
24 Bit Shift Register The following discussion will be addressed to the construction and the loading operation of the data loading circuit 55 and the 24 bit shift resistor 56, with reference to Figs. 8 and 9 and Table 6. Flip-flops FF1 through FF8 in Fig. 9 are flip-flops of the first eight bits corresponding to No.1 through No.8 flip-flops In Fig. 8.
1, Table 6:
INPUT The data to be loades to 24 bit flip-flop indicates the data not to be loaded RES LD LP3 LP4 1 2 3 4 5 6 7 8 REMARKS a 0 1 0 0 0 0 23 INIT INIT 20 _IRM-INM INIT INIT -INIT The.initial value is loaded 22 21 19 18 17 16 b 0 1 1 0 0 0 1 0 1 0 0 0 d 1 0 1 0 0 1 Not loaded e 1 0 1 0 1 0 f 1 0 1 1 0 0 QO Q1 Q2 Q3 The calculataed data is loaded to LP3 g 1 0 1 0 0 0 h 1 0 1 0 0 1 Not loaded 1 1 0 1 1 0 1 QO Q1 Q2 Q3 Q4 Q5 Q6 Q7 The calculat data is loaded to LP4 j 1 0 1 0 0 0 Not loaded 1 0 1 n 1 0 1 1 0 0 The calculated data is loaded to either LPO,LP1 or LP2.
1 0 1 1.
1 1 The load point pulses (H level) are selectively output to terminals LP3 and LP4 when the data of the 8 bit buffer 57 is loaded on the load point LP3 or LP4 of the 24 bit shift resistor 56 from the load point decoder 59.
Upon loading, the load pulse (level H) Is output. to a terminal LD from the load pulse generating circuit 61 through the OR gate 63.
The reset pulse is input to the terminal -REW from the Indication CPU 11 through the terminal -]W of the I/0 block 50.
The serial clock pulse Is input to. a terminal SCK1 from the terminal SCK of the I/0 block 50 through the first clock pulse cancellation circuit 65.
A terminal -CFand a terminal 0 are connected to the output --0-and the output 0 of the initial value/8 bit buffer switching circuit 64, respectively.
An input D of the fir.st flip-flop FF1 Is grounded, and the inputs of the 2nd through 8th flip-flops FF2 through FF8 are connected to outputs 0 of the preceding flip-flops FF1 through FF7, respectively. The Initial valueof an output Q is level L, since the input D of the first flip-flop FF1 is grounded.
The data pulses are Input to inputs PR (preset inputs) of the flip-flops FF1 through FF8 from the data loading circuit 55, and the clear pulse is input to r Inputs CL (clear Inputs) to latch the data (level) of the inputs PR (preset inputs).
The flip-flops FF1 through FF8 perform the shift operations when the clock pulse input from the terminal SCRI rises.
The surroundings of the flip-flops FF2 through FF4 are similar to those of the first flip-flop FF1, and the surroundings of the flip-flops FF6 through FF8 are similar to those of the fifth flip- flop FFS. Accordingly, only the surroundings of the first and fifth flip- flops FF1 and FFS are described below.
The bit data of a unit of one byte is input into the inputs PR (reset inputs) of the flip-flops FF from the corresponding outputs 00 through 07 through the logic. gate group. The data of the initial value setting register 52 and the outputs QO through Q7 of the 8 bit buf fer 57 are Input to the preset inputs 9f the flip-flops FF1 through FF8 respectively through the logic gates.
One of the inputs of---anAND gate 101A of the first stage is connected to the terminal -V and the other input is connected to a terminal INIT23 which is an output terminal of the initial value setting register 52.
Consequently, the AND gate 101A outputs the initial value data of the terminal INIT 23 to the flip-flop FF1.
1 f Three inputs of another AND gate 101B Qf the f irst stage are connected to the terminal LP4, the terminal 1k Q0 and the terminal 0, from the left side, respectively. Consequently, the AND gate 101B outputs the " data of the terminal Q0 to the flip-flop FF1.
One of the inputs of an AND gate 105A of the fifth stage is connected to the terminal as is - one Input of the AND gate 101A, and the other input Is connected to a terminal INIT19 which is a data output terminal of the initial value setting register 52.
Consequently, the AND gate 105A outputs the Initial value data of the terminal INIT 19 to the flip-flop FF5.
Three inputs of an AND gate 105B of the fifth stage are connected to the terminal LP4, the terminal 04 and the terminal Q, in this order from the left side, respectively. Consequently, the AND gate 105B outputs the data of the terminal 04 to the.flip-flop FF5.
Three inputs of an AND gate 1o5c are connected to the terminal LP3, the terminal 00 and the terminal 0, In this order from the left side, respectively. Consequently, the AND gate 105C outputs the data of the te. rminal QO to the flip-flop FFS.
1 -so- As can be seen from the above discussion, the AND gates 101A and 105A load the initial value data on the f lip-f lops FF1 and FFS respectively. Similarly, the AND gate 101B loads the data of QO on the flip-flop FF1, and the ANP. gates 105B and 105C load the data of Q4 and QO on the flip- flop FF5, respectively.
Thus, the reset circuit loads the initial value data of 24 bits on the corresponding flip-flops and loads the data of 00 through 08 of the 8 bit buf fer 57 on positions shifted in the right hand direction by 4 bits, respectively, The outputs of the AND gates 101A and 101B are connected to the inputs of an OR gate ill. Accordingly, when one of the outputs of the AND gates 101A and 101B becomes H, the level of the output of the corresponding OR gate 11 1 becomes H.
The outputs of the AND gates 105A, 105B and 105C are connected to the inputs of an OR gate 115..
Accordingly, when one of the outputs of the AND gates 105A, 105B and 105C becomes H, the level of the output of the corresponding OR gate 115 becomes H.
The output of the OR gate 111 is connected to one of the inputs of a NAND gate 121 and one of the inputs of a NAND gate 141 through an inverter 131. The other inputs of the NAND gates 121 and 141 are connected to the output of an OR gate 152. The output of the NAND gate 121 j is connected to the preset input PR and the output c.thp NANP gate 141 is connected to the input CL of the fliD-flop FF1,, ' Similarly, the output of the OR gate 115 Is connected to one of the inputs of a NAND gate 125 and one of the inputs of:a NAND gate 145 through the inverter 135. The other Inputs of the NAND gates 125 and 145 are connected to the output of an OR gate 156. The outputs of the NAND gates 125 and 145 are input to the present input PR and the input CL of the flip-flop FF5, respectively.
Consequently, when the level of the output of the OR gate 152 is H and the level of the output of the OR gate 111 is H, the level of the output of the NAND gate 121 is L and the data of level H is loaded in the flip- flop FF1.
Furthermore, when the level of the output of the OR gate 152 Is H and the level of the output of the OR gate 111 is L, the level of the output of the NAND gate 141 Is L and the data of the terminal INIT 23 is loaded In the flip-flop FF1.
Conversely, when the level of the output of the OR gate 156 is H and the level of the output of the OR gate 115 Is H, the level of the output of the NAND gate 125 Is L and the data of level H Is loaded in the flip-flop FF5.
Furthermore, when the level of the output of the OR gate 156 is H and the level of the output of the OR gate 115 is L, the level of the output of the NAND gate 145 is r 1 1 L and the data of the INIT 19 is loaded in the flipf1PP FF5.
The terminal LP3 Is connected to one of the Inputs of the AND gate 105C and one of the Inputs of an OR gate 154. The other input of the OR gate 154 is connected to the terminal LP4. Accordingly, when one of the terminals U3 or LP4 is H, the output of the OR gate 154 is H.
The output of the OR gate 154 is connected to one of the inputs of an AND gate 155 and the other input of the AND gate 155 is connected to the terminal LD. Consequently, the level of the- output of the AND gate 155 becomes H when the level of one of the outputs of the terminal LP3 or LP4 is H and when the level of the terminal LD Is H.
The output of the AND gate 155 is connected to one of the inputs of the OR gate 156 and the other input of the OR gate 156 is connected to the terminal RES through inverter 153. The output of the OR gate 156 is connected to one of the inputs of the NAND gates 125 and 145, as mentioned above.
The terminall LP4 is connected to one of the Inputs of an AND gate 151, one of the inputs of the OR gate 154, one of the Inputs of the AND gate 105B and one of the inputs of the AND gate 101B.
The terminal LD is connected to the other input of 4.
1 3 the AND gate 151 and AND gate 155.
The terminal - IRES Is connected to one of the inputs of the OR gates 152 and 156 through the Inverter 153.
The terminal SCKI is a clock terminal which IS connected to the clock inputs of the flip-flops FF1 through FF8 in order to perform the shift operation.
The terminals r and - () are connected to one of the inputs of the AND gates 101A and 105A and to one of the inputs of the AND gates 101B, 105B and 105C to selectively load or initialize the data, respectively.
Loading of Data in course of Old Communication The loading operation of the data by the loading circuit shown In Fig. 9 in the course of the old communication will be described below with reference to Fig. 10 which shows a timing chart of the loading operation.
Since the levels of the terminals RES, -UM, and are H at the initial stage, the initial data of the terminals INIT23 INIT16 are loaded on the flip-flops FF1 FF8.
When the level of the terminal RES falls to L and when the level of the terminal HES rises to H, the loading of the initial data is completed (time a).
Thereafter, the serial clock signal from the camera body 1 is output from the terminal =. The UP/DOWN t counter 58 begins counting the SCK clock pulses.
The first SCK cancellation circuit 65 cancels the first clock pulse of the input SCK clock pulses and outputs the clock pulses subsequent to the first clock pulse as SCKI clock pulses to the 24 bit shift register 56. The flip-flops FF begin the shifting operation in accordance with the SCKI clock pulses.
As a result, the level of the RES clock pulse input into the input CL of the initial value/8 bit buffer switching circuit 64 becomes H, and accordingly, the -SCWclock pulse rises. Consequently, the outputs () and W are Inverted, so that the levels of the output 0 and the output -Ubecome H and L, respectively. Thus, the data of Q0- Q7 of the 8 bit buffer 57 can be loaded (time b).
When the seven SCK1 pulses are input to the flip-flops FF, the flip-flops FF1 through FF8 are vacant. When the counted value of the UP/DOWN counter 58 is seven, the load pulse generating decoder 60 raises the LP4 pulse to hold it at level H In accordance with the falling of the eighth SCK clock pulse. In this state, when the carrying signal is output from the octal counter 71, the LD load pulse of level H is output through the load pulse generating circuit 61, so that the data of 00 - 07 of the 8 bit buffer 57 are loaded on the flip-flops M-FFB, respectively.
i i z k In the illustrated embodiment, since the 8 bit buf fer 57 Is not full in this state, no carrying signal Is output from the octal counter 71, so that no data of the 8 bit buffer 57 is loaded.
The output of the 5CK clock pulse continues and the initial data is shifted. When the twelfth SCK clock pulse falls, the load point decoder 59 causes the LP4 and LP3 pulses to fall and rise (time d), respectively. As a result, the data of 00-03 can be loaded in the flip-flops FF5 - FF8. Note that the data 04 - 07 is able to be loaded In the flip-flops preceding the flip-flop FF8.
When the 8 bit buffer 57 Is full, so that the carrying pulse is output from the octal counter 71, the load pulse is output from the load pulse generating decoder 60, and accordingly, the LD load pulse rises. As a result, the data 00 -03 are loaded in the flip-flops FFS -FF8 (time e). Consequently, a decrement of the counted value of the UP/DOWN counter 58 by 8 takes place, so that the value Is changed to 5 from 13.
When four SCK clock pulses are output and the counted value of the UP/DOWN counter 58 changes from 7 to 8, the LP4 pulse rises in accordance with the fall of the SCK clock pulse, so that the data can be loaded at the load point LP4 (time h).
The output of the LD pulse causes the carrying pulse A to be generated f rom the octal counter 71 to load the data of QO - Q7 in the flip-flops FF1- FF8 (time i).
The hardware operations mentioned above are repeated to f irst load the initial data of 3 bytes on the 24 bit shift register 56, so that the data Is serially output from the 24 bit shift register 56 while being shifted by 1 bit to be transferred to the camera body 1 (the Indication CPU 11) through the terminal DATA.
During the loading and shifting of the Initial data, the lens CPU 30 performs a predetermined arithmetic operation. The arithmetic data of a unit of one byte is loaded from the 8 bit buffer 57 into the 24 bit shift register 56, so that the data is transferred to the camera body 1 from the 24 bit shift register 56, subsequent to the initial data.
Upon completion of the transfer of the initial data of 3 bytes and the arithmetic data of 13 bytes, the --LW pulse of level L is output from the rear converter signal to break the connection between terminal DATA. If the rear data of 3 bytes of the rear the camera body 1 synchronously the lens CPU 30 after the connection is broken.
Upon transfer of the rear converter data of 3 bytes, generating circuit 66 so as the terminal SOUT and the converter is mounted, the converter is transferred to with the clock signal of Q r 9 the old communication completion KAFEND pulse of level L Is output from the - KAFEND signal generating circuit 67 to complete the old communication. Note that the lens CPU 30 does not operate until a time for transferring data for 19 bytes lapses, even if no rear converter is mounted.
When the KAFEND pulse is output as the old communication received the communication).
completion signal (the lens CPU 30 which completion signal is ready for a new When the lens CPU 30 receives an old ond new communication switching command output from the indication CPU 11, the lens CPU 30 outputs the acknowledgement signal and performs another operation.
In the illustrated embodiment, although the initial value data which does not require the arithmetic operation is three bytes, it can be two bytes, four bytes or more. It is possible to use a shift register other than the 24 bit shift register 56, corresponding to or not corresponding to the initial value data. For Instance, a 16 bit shift register or a 32 bit shift register can be used Instead of the 24 bit shift register.
The basic operations of the camera system of the present Invention will be described below in detail.
Timer Routine of Indication CPU First, the main operation (timer routine) of the 1 1 k indication CPU 11 will be explained with reference to Fig. 12. The main operation is performed by the indication CPU 11 in accordance with a program stored in the internal ROM lla of the indication CPU 11.
The indication CPU 11 checks whether the lock switch SWL is turned ON or OFF at steps S11 and S12. If the lock switch SWL is turned OFF, the interruption of the operation by the switch is prohibited (step S13), and then, the state of the lock flag FLOCK is checked to determine if the lens is in the retracted position (step S14).
Usually, in a photographing lens, the whole length of the lens is varied in accordance with the focusing and zooming operations. Therefore, when no picture is taken, It is preferable to reduce the whole length of the photographing lens to be as short as possible in order to realize a compact and portable camera.
To this end, in the pamera system of the present invention, the photographing lens 2 is automatically retracted to reduce the whole length thereof by the automatic focusing mechanism and the power zoom mechanism when the lock switch SWL is turned OFF.
However, a photographer makes the lock switch SWL OFF also when he or she does not intend to retract the photographing lens into the camera. For instance, the lock switch SWL may be turned OFF to reduce the power q.
consumption when a photographer waits for the next shot while maintaining the focal length and focal point as they are. In such a case, if the photographing lens is automatically retracted when the lock switch SWL is turned OFF, the focal length and focal point vary, so that the photographer must troublesomely readjust the focal length and focal point.
To prevent this, in the camera system of the present invention, when the lock switch SWL is switched from ON to OFF, the focal length and the focal point at that time are memorized and then the photographing lens is retracted. When the lock switch SWL is turned ON again, the focal length and the focal point before the retraction of the photographing lens are automatically obtained, regardless of the photographer's intention when the lack switch SWL is turned OFF. Thus, with the present invention, the problem mentionqd above can be eliminated.
In the camera system of the present invention, the retraction and return operations with respect to the automatic focusing mechanism are carried out by the main CPU 10, and the retraction (accommodation)- and return operations with respect to the power zoom mechanism are carried out by the lens CPU 30. Note'that the main CPU 10 and the lens CPU 30 are supplied with the electrical power only when they operate, otherwise no power is supplied thereto. Therefore, the data of the retractton and the return Is controlled by the indication CPU 11 which always operates. The transmission of the data. not including the initial data, and the commands between the lens CPU 30 and the indication CPU 11 is effected by the new communication.
The lens retraction (accommodation) operation is effected at steps S15 through S18. Since the zooming operation is controlled by the lens CPU 30, the code 90H for the accommodation command is sent to the lens CPU 30 (step S15) and the focal length data, before the accommodation is input from the zoom code plate 37) to the lens CPU 30 (step S16). The automatic focusing operation which is controlled on the camera body side is performed by the main CPU 10 in an AF accommodation sub-routine at step S17. - Upon completion of the accommodation, the lock flag FLOCK is removed (step S18),. and the control proceeds to step S19. If the lens has been already accommodated or retracted, since the lock flag FLOCK is 0, the control skips step S15 through step S18.
At step S19, the terminal P16 (terminal CONT) falls to L and then the power source of the lens CPU 30 and the LCD 12 are turned OFF (step S20). Thereafter, the timer routine is performed at 125 ms cycle (steps S21 through S23). Namely, the intermittent operation by the timer i operation is repeated during the period in which the lock switch SWL is OFF.
If the lock switch SWL is turned ON during the operation at step S12, the indication CPU 11 judges the state of the lock flag FLOCK at step S24. If FLOCK is 0, the AF return operation is performed by the main CPU 10 at step S25 to return the focal point of the photographing lens to one before the accommodation (retraction).
At step S26, the type of the attached lens is judged in accordance with the input data. If necessary and if possible, the lens CPU 30 performs the return of the zoom mechanism.
Upon completion of the data input operation, the interruption of the control by the photometer switch SWS and the release switch SWR is permitted at step S27, so that the release can be effected. Thereafter, the control proceeds to step S28.
When the mode switch SWM, the drive switch SWDR, the exposure correction switch SWXV and the up-down switch SWUP/DN are actuated, the changing operation of the mode, etc., and the indication operation of the selected mode are performed at steps S28 through S35.
If none of these switches is actuated, or if the switching operation is finished, the intermittent operation is performed in accordance with the timer operation at 1 1 steps S21 through S23.
Input operation of Lens Data The sub-routine for the input operation of the lens data which is called at step S26 of the timer routine will be described below with reference to Figs. 11 and 13. The input operation is performed by the indication CPU 11.
First, three lens flags FAE, FCPU and FNO for discriminating the lens are reset to 0 (step S40). The lens flag F AE discriminates a conventional (old) AE lens having a lens ROM, the lens flag FCPU a new AE lens having a lens CPU, for example, the photographing lens 2 having the lens CPU 30 shown in Figs. 1 and 3, etc., and the lens flag FNO a manual lens having no lens CPU, respectively.
After that, whether or not the lock flag FLOCK is 1 is checked at step S41. If FLOCK is 0, the control proceeds to step S42. Conversely, if FLOCK is 1, the control jumps to step S53.
At step S42, the terminals P10 through P12 which are used for serial communication with the photographing lens 2 are set at the input mode, and then, the level of the terminal P16 (the contact Cont) is input and checked (steps S43 and S44).
A f A A If there is no contact Cont on the mounted lens side, the contact Cont on the camera body side comes Into contact with the surface of the lens mount and is accordingly grounded to detect that the mounted lens is an old AE lens.
When the mounted lens is an old AE lens, the levels of the terminals P10 through F15 are input to read the data on the open F number and the minimum F number and the diaphragm A/M switching data, and the old AE lens flag FAE is made 1 (steps S45 and S46). Then, the control is returned.
If no photographing lens is mounted or if a lens having the lens data is mounted, the level of the Cont contact is H. Consequently, the level of the terminal P16 falls to L to stop tne supply of the electrical power to the lens side (step S47). Thereafter, the levels of the other terminals P10 through P14 are input (step S48).
At this moment, all the levels of the terminals P10 through P14 are checked to determine whether or not they are all H. If the levels are all H, then the no lens flag FNO, which represents a normal lens having no CPU, is set (Steps S48-2 and S52). Thereafter, the control is returned.
As can be seen in Fig. 3, when the transistors Tr are connected to the lens contacts Fminl through Fmin3, the open F number can be detected in accordance with the levels of the lens contacts Fminl through Fmin3 in combination, depending on the state (ON or OFF) of the transistors Tr in combination. The maximum F number can be detected In accordance with the levels of the lens contacts Fmaxl and Fmax2 in combination, depending on the state (ON or OFF) of the switches SWmaxl and SWmax2 in combination. The level of the diaphragm A/M contact is used to detect whether the diaphragm Is automatic or manual.
Thereafter, the level of the terminal P16 becomes H to supply the lens side with the power thereby to activate the lens CPU. After that, the levels of the terminals P10 through P14 are input (steps S49 and S50). Whether the levels of the terminals P10 through P12 are all H is checked at step S51. If the levels of P10, P11 and P12 are all H, the normal lens flag FNO, which represents a normal lens having no lens CPU, is made 1 at step S52. Thereafter, the control is returned.
If any of the levels of the terminals P10, P11 and P12 is L, it is checked to see if both the levels of the terminals P13 and P14 are H at step S53. If both the levels of the terminals P13 and P14 are H, then the normal lens flag FNO is made 1 (step S52), since it is then considered that there is trouble with the lens CPU. The control is then returned.
If at least one of the terminals P13 and P14 is L, the level of the terminal P10 falls to L (step S54), and 4.
1 i 1 1 the terminals P11 and P12 are set at the serial communication mode (step S55), since the mounted lens is a new AE lens (e.g. the photographing lens). Thereafter, the control proceeds to step S56.
At step S56, the lock flag FLOCK is checked to determine if it is 1 or not. If FLOCK is 0, the control proceeds to step S57, and if FLOCK is 1, the control jumps to step S66.
At step S57, the lens data of 16 bytes and the rear converter data of three bytes are input by the old communication.
When the input of the data by the old communication is completed, the body CPUll checks whether the lens connected to the body is the lens with the lens CPU 30 or not. If not, which means that the lens is a common AE lens, the flag FLROM is set (Steps S57-2 and S57-3). Thereafter, the control is returned.
When the input of the data by the old communication is completed, the new/old communication switching signal is output from the terminal -DATA (step S58), so that the clock demand signal is output to the lens side in response to the acknowledgement signal issued from the lens side, whereby the lens CPU 30 outputs the clock signal (steps S59 and S60).
Thereafter, the lens return command code 91H is sent to the lens CPU 30 which Is ready for returning the power zoom mechanism at step S61. The control waits until the acknowledgement signal is issued from the lens CPU 30 (step S62).
Upon receipt of the acknowledgement signal, the focal length data, before accommodation, is sent to the lens CPU 30 which then performs the power zooming (step S63). When the power zooming is finished, which can be detected by the Issuance of the acknowledgement signal from the lens CPU 30, the lock flag FLOCK is made 1 (steps S64 and S65). Thereafter, the control proceeds to step S66.
At step S66, the clock demand signal is output, so that the lens CPU 30 outputs the clock signal. The command code 60H is output synchronously with the clock signal, and the control does not proceed until the acknowledgement signal is issued (steps S67 and S68). The command code 60H is used to read lens information Including the switch setting data on the lens side and the power hold demand signal, etc.
Upon receipt of the acknowledgement signal, the lens information output from the lens CPU 30 is received (step S69). The completion of the receipt of the lens information is detected by the receipt of the acknowledgement signal fed from the lens CPU 30 (step S70).
Upon receipt of the acknowledgement signal, whether or not the transferred data demands the power hold is checked at step S71. If there is a power hold demand, the lens CPU 30 is requested to output the clock signal (step S72). Thereafter, the level of the terminal P18 becomes H and the control 'does not proceed until the acknowledgement signal is issued from the lens CPU 30 (steps S73 and S74).
Upon receipt of the acknowledgement signal, the power hold-ON code 92H is output (step S75). Thereafter, the control proceeds to step S81.
If there is no power hold demand at step S71, the output of the clock signal is demanded at step S76. Thereafter, the power hold-OFF code 93H is output synchronously with the clock signal (step S77). After that, whether or not the acknowledgement signal is output from the lens CPU 30 is checked at step S78.
Upon receipt of the acknowledgement signal, the level of the terminal P18 becomes L after a lapse of a predetermined time (steps S79 and S80) to stop the supply of the power to the PZ motor 34. Then, the control proceeds to step S81.
At step S81, the output of the clock signal is demanded. The demand code 61H for demanding the lens information 2 is output synchronously with the clock signal at step S82. Thereafter,- whether or not the acknowledgement signal is output is checked at step S83.
* If the acknowledgement signal is received, the subsequent lens information 2 is then received at step S84. Thereafter, whether or not the acknowledgement signal is output is checked at step S85. if S85, the code 33H or acknowledgement signal is If the transmission the acknowledgement signal is received at step clock signal is demanded at step S86. The demand for demanding all the data is output synchronously with the clock signal at step S87. Thereafter, whether or not the receipt acknowledgement signal is received is checked at step S88.
If the receipt acknowledgement signal is received, the subsequent data for 16 bytes is input at step S89.
Thereafter whether not the transmission completion received is checked at step S90.
completion acknowledgement signal is received at step S90, whether or not there is a power hold demand is checked at step 91. If there is a power hold demand, the new AE lens f lag FCPU is made 1 (step S95), and then, the control is returned.
Conversely, if there is no power hold demand at step S95, the clock signal is demanded at step S92 and a predetermined code is output (step S93). Thereafter, whether or not the receipt acknowledgement signal is received is checked at step S94.
Main Routine of Lens CPU The lens CPU 30 starts when the reset circuit 68 releases the reset after the levels of the terminal Cont and the contact Fminl are made H by the indication CPU 11.
The lens CPU 30 performs the initialization after the interruption by all of the operations is prohibited (steps S100 and S101).
After the initialization is completed, whether or not the old communication completion signal is output from the lens interface 41 is checked, that is, whether or not the level of the terminal KAFEND is L is checked at step S102. If the old communication completion signal Is output, the stop flag FSTOP is made 1, and then, the lens CPU interruption starts (step S103).
Conversely, if no old communication completion signal is output, which means that the control is still during the old communication, the statesof the switches are input and stored in the RAM to successively perform the predetermined arithmetic operations (step S105). During these operations, the initial value data is loaded in the 24 bit shift register56 in which the data is shifted and serially output to the indication CPU 11.
Every time the predetermined arithmetic operations are finished, the results of the arithmetic operations (arithmetic data) are output to the lens interface 41 (step S106). The arithmetic data output to the lens interface 41 is then loaded in the 24 bit shift register 56 by hardware and successively transferred to the indication CPU 11 through the 1/0 block 50, as mentioned above.
If the rear converter is provided, the data for 3 bytes is also transferred to the indication CPU 11 from the rear converter. When the transfer of the data for 19 bytes in total, including the initial data for 3 bytes, the arithmetic data for 16 bytes and the rear converter data for 3 bytes is completed, the lens interface 41 outputs the old communication completion signal.
Upon completion of the output of the arithmetic data to the indication CPU 11, whether or not the old communication completion signal is output is checked at step S107.
When the old communication received, the new/old communication input from the indication CPU 11 acknowledgement signal is issued transfers the old communication to a In the new communication, the levels of the terminals P23 through P29 are input at step S110, and the states of the switches are memorized in the internal RAM 30b (step Sill).
Thereafter, the state of the power zoom switch SWPZ1 completion switching (step S108) (step S109). new communication.
signal is signal is and the This k is checked to check the power zoom mode or the manual zoom mode at step S112. If the power zoom switch SM1 is turned OFF, the mode is the manual zoom mode, so that the power hold demand bit (flag) is made 0 at step S113 to stop the supply of the power to the PZ motor 34. Thereafter, the control proceeds to step S116.
If the power zoom switch SM1 is turned ON, the mode is the power zoom mode, and accordingly, the levels of the terminals P21 through P29 are input to check the states of the switches relating to the zooming operation (step S114). If the levels of all of the terminals P21 through P29 are H, since no operation for the power zooming is effected, the power hold demand bit is made 0.
Thereafter, the control proceeds to step S116.
If the level of any of the terminals P21 through P29 is L, since the switch connected to the associated terminal relating to the power zooming is turned ON, the power hold demand bit is made 1 to supply the PZ motor 34 with the power (step S115). Thereafter, the control proceeds to step S116.
At step S116, the constant image magnification flag FCONST is made 0 and then, the control proceeds to step S117. The constant image magnification flag FCONST detects whether or not the constant image magnification mode is set. In the illustrated embodiment, the constant image magnification mode referred to means a mode in which when an object of an object distance D is in focus at a specific focal length f, even if there is a small change AD in the object distance, the power zooming is controlled to adjust the focal length f' to thereby satisfy the following relationship; D/f=(l)+ A D)/fl At step S117, whether or not the power zoom switch SWM is turned ON is checked. If the power zoom switch SWM is turned ON, the constant magnification flag FCONST is made 1 (step S118), and then, the control proceeds to step Slig. Conversely, if no power zoom switch SWZ2 is turned ON, the control directly proceeds to step S119 without making the constant magnification flag FCONST 1.
After that, at step S119, the serial interruption is permitted. Thereafter, the timer operation is set to intermittently perform the routine of steps S110 through S122 (steps S120 and S121) at 125 ms cycle. Thereafter, the operation stops at step S122. The lens CPU 30 performs the operations of steps S110 through S122 for every 125 ms in accordance with the setting of the timer operation.
Serial Interruption of Lens CPU Figure is shows a flow chart for the new communication operation when the serial communication is interrupted by the indication CPU.11 of the camera body 1. When the indication CPU 11 causes the level of the terminal DATA to fall to L, the lens CPU 30 enters the new communication operation.
Firstly, the lens CPU 30 prohibits the timer interruption by the 10 ms timer and the 125 ms timer and the serial interruption (steps S130 and S131). Note that the 10 ms timer interruption is a power zoom control operation in which when the serial interruption Is permitted, the power zooming is controlled at an interval of 10 Ms.
Thereafter, the mode is switched to the SCK output mode in which the clock signal is output from the lens CPU 30 to output the serial clock signal to the terminal bUK (step S132). The communication with the camera body 1 is carried out synchronously with the clock signal output from the photographing lens 2.
At step S133, the command code from the indication CPU 11 is input.
Thereafter, whether or not the 2/4 code of the command code input is correct is checked at step S134. The 2/4 code means the first four bits of which two bits are always H and the remaining bits (two bits) are always If these requirements are not satisfied, no operation performed as an input error of the command code and L. is the control jumps to step S167. At step S167, the mode is switched to the -= input mode in which the serial clock is input f rom th e camera body side, as shown in Fig. 15C. Thereafter, the 10 ms timer interruption and the 125 ms timer interruption and the serial interruption are permitted (steps S168 and S169). At step S170, if the stop flag FSTOP is 0, the control is directly returned and if the stop f lag FSTOP is 1, the control is returned to step S120 of the CPU main routine shown in Fig. 14 after the stop flag FSTOP is made 1 (step S171).
If the 2/4 code is correct, whether or not the command code is the data demand signal is checked at step S135. If the command code is the data demand signal, the acknowledgement signal is output to calculate the demanded data or to input the data of the code plate and the switches etc. , to memorize the data into the internal RAM (steps S136 through S138).
The memorized data is serially output synchronously with the --G%rW clock signal at step S139. Upon completion of the output of the memorized data, the acknowledgement signal is output to complete the data transfer (steps S138-2, S139 and S140). Thereafter, the control proceeds to step S167.
If the first four bits are not the command code, then the code is checked to see if it is 90H, 91H, 92H, 93H,the sleep code or 152, step 157, If the the test code (steps S141 through S147, step step S160 and step S165).
command code is the code 90H (lens accommodation), the acknowledgement signal is sent to the indication CPU 11 (step S142). Thereafter, the present focal length data is sent f rom the zoom code plate 37 to the indication CPU 11 (step S143). Upon completion of the feed of the focal length data to the indication CPU 11, the acknowledgement signal is output to accommodate or retract the photographing lens (steps S144 and S145). Thereafter, the control proceeds to step S167 (Fig. 15C).
If the command code is the code 91H (lens return), the receipt acknowledgement signal is sent to the indication CPU 11 (step S148). Thereafter, the focal length data before accommodation is input from the indication CPU 11 (step S149). Upon completion of the input of the focal length data before accommpdation, the acknowledgement signal is output to finish the input of the focal length data before accommodation (step S150). Thereafter, the PZ motor 34 is driven to set the focal length to be the focal length before accommodation at step S151. Thereafter, the control proceeds to step S167.
If the command code is the code 92H (power hold OFF), the receipt acknowledgement signal is output at step S153. Thereafter, the power hold demand bit PHbit is made 1 (step S154), and the 10 ms timer starts to permit the 10 ms timer interruption (steps S155 and S156). Thereafter, the control proceeds to step S167.
If the command code is the code 93H (power hold OFF), the acknowledgement signal is output (steps S157 and S158), and the power hold bit is made 0 (step S159). Thereafter, the control proceeds to step S167.
If the command code Is none of the codes 90H, 91H, 92H and 93H, then it is checked to see if it Is the sleep code C1H at step S160. If the command code is the sleep code C1H, the receipt acknowledgement signal is change the mode to the SCR input mode in which output to the 1 evel of the terminal -CT- falls to L (steps S161 and S162). Thereafter, the STOP signal generating circuit 69 is set at step S163, and then the control stops (step S164). The sleep code C1H is set to be the second bit of one byte signal, so that when the second bit is H, the sleep code C1H is obtained.
If the command code is not the sleep code CM, whether the command code is the test code FM is checked at step S165. If the command code is the test code FXH, the test operation is performed at step S166, and then, the control proceeds to step S167. If the command code is not the test code FXH, the control skips step S166 to step S167. The test mode is not used during the taking of a 4.
picture, but used to effect a predetermined data communication without mounting the photographing lens to the camera body, for example upon assembly of the lens or adjustment thereafter, etc.
At step S167, the mode is changed to the SE;K input mode in which the clock signal can be received from the indication CPU 11. Thereafter, the serial interruption, the 10 ms timer interruption and the 125 ms timer interruption are permitted (steps S168 and S169).
Thereafter, at step S170, whether or not the stop flag FSTOP is 1 is checked. If FSTOP is 1, it is made 0 (step S171). The control is then returned to step S120 of the main routine of the lens CPU. Conversely, if FSTOP is 0 at step S170, the control is returned.
As can be understood from the above discussion, in the present invention, since the lens CPU can set the data asynchronously with the clock signal of the camera body, it is not necessary to set the data at a constant interval determined by the camera body.
Furthermore, since the initial data of the lens is set by hardware into the shift register 56 of the lens interface 41 and is successively output therefrom, the lens CPU 30 can perform the necessary arithmetic operations during the set and output of the initial data of the lens, thus resulting in a reduction of the time necessary for transfer of the lens data.
It is possible to mount a conventional lens or an old AE lens to the camera body 1 to which the present Invention is applied to take a picture. It is also possible to mount the photographing lens 2 to a conventional camera body.
As can be seen from the above discussion,,, in the present invention, since the input and output means for setting the lens data asynchronously with the clock signal of the camera body is provided in the photographing lens, the data can be set independently of the time determined by the control means of the camera body.
In addition, even if the camera body is an old type, dissimilar to that of the herein disclosed invention, having the system for interchanging information with the lens above, the lens can transfer initial value lens data and certain calculated initial value lens data to the camera body through an input and output means. The camera body applied in this invention can also be attached to an old type of photographing lens.
In the embodiment of the invention, information can be transferred by serial communication in accordance with the clock signals output from a camera body in the same way as before. Besides, when the circuit installed in the lens interface 41 is not being operated, it is possible to interchange information between lens CPU and camera body 1 (indication CPU 11), and it is also possible to calculate data and withdraw some specific data to be transferred to the camera body in accordance with orders of the camera body.
The photographing lens in the example comprises an information processing means, an input and output means which determines lens data without regard to the clock signals output by the clock means of the camera body, and a switching means which enables the camera body to interchange information with the photographing lens without passing through the input and output means. The camera body in the example comprises an information processing means which interchanges information not only with the herein disclosed photographing lens through the input and output means but also with an old type of photographing lens by having direct contact with its information processing means. Therefore, the time for interchanging data can be reduced as only some of the specific data can be transferred. The burden on the camera body is therefore reduced due to the fact that the information processing means installed in the photographing lens plays some of the roles that the information processing means installed in the camera body used to deal in by the order of the camera body.
As the camera body can be used with a former type of photographing lens, and the photographing lens can also be used with a former type of camera body, they have a high potential for general use.
al 1

Claims (60)

  1. CLAIMS:
    -$I- 1. A camera system including a camera body, and a photographing lens which is detachably attached to the camera body, wherein the photographing lens comprises:
    an input and output means for inputting and outputting data to and from the camera body; a timing control means for outputting clock pulses for driving the input and output means; and, a loading -means for loading specific initial value lens data in the input and output means in accordance with the clock pulses; and wherein the camera body comprises an information processing means for receiving the specific initial value lens data loaded in the input and output means.
  2. 2. A camera system according to claim 1, wherein said information processing mpans comprises a clock signal generating means, so that the initial lens data loaded in the input and output means is transferred to the information processing means in accordance with the clock signals output by the clock signal generating means of the information processing means.
  3. 3. A camera system according to claim 2 wherein said timing control means comprises a lens CPU. -
  4. 4. A camera system according to claim 3, wherein said timing control means further comprises a clock means for outputting clock signals, so that the lens CPU operates in accordance with the clock signals output by the clock means.
  5. 5. A camera system according to any preceding claim wherein said photographing lens comprises an interface having a shift register as the loading means and the Input and output means.
  6. 6. A camera system according to claim 4, wherein said photographing lens comprises an interface having a shift register as the loading means and the input and output means, so that the lens data is loaded in the shif t register in accordance with the clock signals output by the clock means.
  7. 7. A camera system according to claim 6, wherein said interface transfers the specific data loaded on the shift register to the information processing means of the camera body in accordance with the clock signals output by the clock signal generating means of the information processing means.
  8. 8. A camera system according to claim wherein the initial value lens data is loaded on the shift register In accordance with the clock signals output by the clock means of the timing control means, and wherein said interface transfers the lens data loaded in the shift 9.
    1 register to the information processing means of the camera body in accordance with the clock signals output by the clock signal generating means of the information processing means.
  9. 9. A camera system according to claim 7 or 8 wherein said lens CPU performs an arithmetic operation of initial and specific lens data during the transfer of the lens data loaded in the shift register to the information processing means.
  10. 10. A camera system according to claim 9, wherein the initial lens data calculated by the lens CPU is loaded after the initial value lens data loaded In the shift register is shifted.
  11. 11. A camera system according to any one of claims 5 to lo the shift register is of a type of parallel input and series output.
  12. 12. A camera system according to claim 10, wherein the lens CPU calculates the lens data and transfers the calculated lens data to the information processing means after the calculated initial value lens data is shifted to the information processing means from the shft register, in accordance with the clock signals output by the clock signal generating means of the information processing means.
  13. 13. A camera system according to claim 12, wherein the lens data calculated by the lens CPU is directly 1 transferred from the interface to the information processing means without passing through the shift register.
  14. 14. A camera system according to any preceding claim wherein the photographing lens is a zoom lens.
  15. is. A camera system according to claim 14, wherein the zoom lens comprises a focal length detecting means.
  16. 16. A camera system according to claim 15, wherein the initial value lens data includes focal length data detected by the focal length detecting means.
  17. 17. A camera system according to any preceding claim wherein the photographing lens comprises a group of focus adjusting lenses and a distance detecting means for detecting the position of the focus adjusting lens group.
  18. 18. A camera system according to claim 17, wherein the initial value lens data includes distance data detected by the distance detecting means.
  19. 19. A camera system according tp any preceding claim wherein the photographing lens comprises a macro mechanism and a macro detecting means for detecting the transfer to the macro mechanism.
  20. 20. A camera system according to claim- 19, wherein the initial value lens data includes data detected by the macro detecting means.
  21. 21. A camera system according to any preceding claim wherein the photographing lens and the camera body comprise lens mount R -85 and body mount, respectively,
  22. 22. A camera system according to claim 21, wherein said lens mount and said body mount comprise electrical contacts which are connected to each other to conduct a data communication between the input and output means and the information processing means.
  23. 23. A camera system according to any preceding claim wherein said information processing means of the camera body comprises a CPU.
  24. 24. A camera system according to claim 1, wherein said information processing means of the camera body comprises a clock signal generating means, so that the initial value data loaded in the input and output means Is read In accordance with the clock signals generated by the clock signal generating means.
  25. 25. A camera system according to claim 1, wherein said camera body comprises a clock signal generating means, and wherein said information processing means transfers command data to a lens CPU in accordance with the clock signals generated by the clock signal generating means of the camera body.
  26. 26. A camera system according to claim 25, wherein said lens CPU transfers the lens data corresponding to the command data transferred from the information processing means, into the information processing means in accordance with the clock signals output by the clock generating means of the camera body.
  27. 27. A camera system according to claim 1, wherein said photographing lens further comprises:
    an information processing means for interchanging information with the information processing means installed In the Camera body; a switching means for switching from the one connection which is able to transfer the initial value lens data from the input and output means to the information processing means installed in the camera body to the other connection which is able to interchange information between the information processing means installed in the photographing lens and the information processing means installed in the camera body, and vice versa.
  28. 28. A camera system according to claim 27, wherein said information processing means installed in the lens comprises a calculation means for calculating predetermined lens data.
  29. 29. A camera system according to claim 28, wherein said calculation means calculates predetermined initial value lens data, and the information processing means installed in the lens loads its calculated predetermined initial value lens data to the input and output means after the initial value lens data has been loaded to the input 1 and output means.
  30. 30. A camera system according to claim 28, wherein said photographing lens comprises a detecting means for detecting the completion of the process in which the initial value lens data Is loaded to the input and output means, the data then being transferred to the information processing means installed in the body.
  31. 31. A camera system according to claim 30, wherein said switching means cofinects the information processing means installed in the lens with the information processing means installed in the camera body upon detecting the completion of the process in which the initial value lens data is loaded to the input and output means, the data being transferred to the information processing means installed in the body.
  32. 32. A camera system according to any one of claims 27 to 31 said switching means functions in accordance with the signal from the information processing means installed in the camera body.
  33. 33. A camera system according to any one of claims 27 to 32 said information processing means installed in the lens calculates Information corresponding to the information output from the information processing means installed in the camera body when connected with the information processing means installed in the camera body and transfers -so- its calculated information to the information processing means installed in the camera body by synchronizing the clock pulses of the timing control means.
  34. 34. A camera system according to any one of claims 27 to 33 said input and output means comprises a shift register to which the initial value lens data is loaded.
  35. 35. A camera system according to claim 34, wherein said shift register functions by synchronizing the clock pulses of the timing-control means.
  36. 36. A camera system including a camera body and a photographing lens which is detachably attached to the camera body, wherein said photographing lens comprises:
    a calculating means for calculating predetermined lens data; an information processing means for interchanging data with the camera body; an initial value lens data determining means for determining the proper initial value photographing lens data; a timing control means for outputting clock pulses; an input and output means that has the input and output means to which the initial value lens data and the predetermined data calculated by the calculating means are loaded and that transfers the data loaded to the input and output means to the camera body in accordance with the clock pulses output from the camera body; 11 a loading means for loading the initial value lens data and the calculated initial value lens data to the input and output means in accordance with the clock pulses; and, a connecting means for connecting the information processing means without passing through the memory means when the initial value lens data has been transferred from the input and output means to the camera body.
  37. 37. A photographing lens which can be detachably attached to a camera body, comprising; an input and output means for inputting and outputting data to and from the camera body; a timing control means for outputting clock pulses for driving the input and output means; and, a loading means for loading specific initial value lens data in the input and output means in accordance with the clock pulses; wherein said input and output means transfer the specific initial value lens data to the camera body synchronously with the clock pulse output from the camera body.
  38. 38. A photographing lens according to claim 37, wherein said timing control means comprises a lens CPU.
  39. 39. A photographing lens according to claim 38 -go- wherein said timing control means further comprises a clock means for outputting clock signals, so that the lens CPU operates in accordance with the clock signals output by the clock means.
  40. 40. A photographing lens according to any one of claims 37 to 39 further comprising an interface having a shift register as the loading means and the input and output means.
  41. 41. A photographing lens according to claim 39, further comprising an interface having a shift register as the loading means and the input and output means, so that the lens data is loaded in the shift register in accordance with the clock signals output by the clock means.
  42. 42. A photographing lens according to claim 41, wherein said interface transfers the specific data loaded on the shift register to the camera body in accordance with the clock pulse output from the camera body.
  43. 43. A photographing lens according to claim 41, wherein the initial value lens data is loaded on the shift register in accordance with the clock signals output by the clock means of the timing control means, and wherein said interface transfers the lens data loaded in the shift register to the camera body in accordance with the clock pulse output from the camera body.
  44. 44. A photographing lens according to claim 42 or 43 t, wherein said lens CPU performs an arithmetic operation of initial and specific lens data during the transfer of the lens data loaded in the shift register to the camera body.
  45. 45. A photographing lens according to claim 44, wherein the initial lens data calculated by the lens CPU is loaded after the initial value lens data loaded in the shift register is shifted.
  46. 46. A photographing lens according to any one of claims 37 to 45 wherein the shift register is of a type of parallel input and series output.
  47. 47. A photographing lens according to claim 45, wherein the lens CPU calculates the lens data and transfers the calculated lens data to the information processing means after the calculated initial value lens data is outputted to the camera body from the shift register, in accordance with the block pulse output from the camera body.
  48. 48. A photographing lens according to claim 47, wherein the lens data calculated by the lens CPU is directly transferred from the interface to the camera body without passing through the shift register.
  49. 49. A photographing lens according to any one of claims 37 to 48 wherein the photographing lens is a zoom lens.
  50. 50. A photographing lens according to claim 49, wherein the zoom lens comprises a focal length detecting means.
  51. 51. A photographing lens according to claim 50, wherein the initial value lens data includes focal length data detected by the focal length detecting means.
    -
  52. 52. A photographing lens according to any one of claims 37 to 51 further comprising a group of focus adjusting lenses and a distance detecting means for detecting the position of the focus adjusting lens group.
  53. 53. A photographing lens according to claim 52, wherein the initial valuelens data includes distance data detected by the distance detecting means.
  54. 54. A photographing lens according to any one of claims 37 to 53 wherein the photographing lens comprises a macro mechanism and a macro detecting means for detecting the transfer to the macro mechanism.
  55. 55. A photographing lens according to claim 54, wherein the initial value lens data includes data detected by the macro detecting means.
  56. 56. A phot ographing lens according to any one of claims 37 to 55 wherein the photographing lens and the camera body comprise lens mount and body mount, respectively.
  57. 57. A photographing lens according to claim 56 wherein _said lens mount and said body mount comprise electrical contacts which are connected to each other to conduct a data communication between the input and output means and the information processing means.
    p
  58. 58. A photographing lens which is detachably attached to a camera body comprising:
    a lens information processing means having a function for calculating predetermined lens data and also a function for inputting and outputting data to and from the camera body; an initial value lens data determining means for determining calculated and initial value photographing lens data; a clock means for outputting clock pulses; an input and output means having a memory means to which the initial value lens data and the calculated initial value data calculated by the lens information processing means are loaded, wherein the input and output means then transfers the data loaded by the memory means to the camera body by synchronizing the clock pulses output from either the clock means or the clock means installed in camera body; a loading means for loading the initial value lens data and the calculated initial value lens data to the memory means in accordance with the clock pulses of either the clock means or the clock means installed in the camera body; a detecting means for detecting the completion of the process in which the initial value lens data and the proper calculated initial value lens data are loaded to the 1 1 1 camera body; and, a connecting means for connecting the lens information processing means to the camera body without passing through the memory means upon detecting the completion of the process in which the initial value lens data and the calculated initial value lens data are loaded to the camera body.
    -
  59. 59. A camera systeift including a camera body, and a pho-Eographing lens which is detachably attached to the camera body substantially as herein described with reference to the accompanying drawings.
  60. 60. A photographing lens which can be detachably attached to a camera body substantially as herein described with reference to the accompanying drawings.
    t CL Published 1991 at 7be Patent Office, Concept House, Cardiff Road, Newport, Gwent NP9 IRH.FurLher copies may be obtained irom Sales Branch, Unit 6. Nine Mile Point. Cwnifelinfach. Cross Keys. Newport. N. P1 7HZ. Printed by Multiplex techniques ltd. St Mary Cray. Kent.
    f
GB9109115A 1990-04-26 1991-04-26 Camera system and photographing lens thereof Expired - Fee Related GB2244564B (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP11076690A JP2942305B2 (en) 1990-04-26 1990-04-26 Camera system and shooting lens
JP2117930A JP2880759B2 (en) 1990-05-08 1990-05-08 Camera system and shooting lens

Publications (3)

Publication Number Publication Date
GB9109115D0 GB9109115D0 (en) 1991-06-12
GB2244564A true GB2244564A (en) 1991-12-04
GB2244564B GB2244564B (en) 1994-04-27

Family

ID=26450301

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9109115A Expired - Fee Related GB2244564B (en) 1990-04-26 1991-04-26 Camera system and photographing lens thereof

Country Status (4)

Country Link
US (3) US5416555A (en)
DE (1) DE4113764C2 (en)
FR (1) FR2661523B1 (en)
GB (1) GB2244564B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2256721A (en) * 1991-05-21 1992-12-16 Asahi Optical Co Ltd Camera system having power zoom lens
US5396306A (en) * 1991-05-21 1995-03-07 Asahi Kogaku Kogyo Kabushiki Kaisha Power lens and camera system
US5450156A (en) * 1991-05-21 1995-09-12 Asahi Kogaku Kogyo Kabushiki Kaisha Power zoom lens and camera having same

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2244564B (en) * 1990-04-26 1994-04-27 Asahi Optical Co Ltd Camera system and photographing lens thereof
US5652921A (en) * 1993-11-08 1997-07-29 Asahi Kogaku Kogyo Kabushiki Kaisha System for controlling an aperture of a lens
JPH0875991A (en) * 1994-09-07 1996-03-22 Nikon Corp Autofocusing camera
DE19856118B4 (en) 1997-12-05 2006-01-26 Pentax Corp. Camera body, lens and camera system
US6341902B1 (en) 1997-12-05 2002-01-29 Asahi Kogaku Kogyo Kabushiki Kaisha Photographic lens recognition system for a camera body
JP2002258381A (en) * 2001-02-28 2002-09-11 Asahi Optical Co Ltd Lens interchangeable camera, its camera body and photographic lens
JP3689342B2 (en) 2001-02-19 2005-08-31 ペンタックス株式会社 Power control device for interchangeable lens camera system
JP3836685B2 (en) * 2001-02-28 2006-10-25 ペンタックス株式会社 Communication system for interchangeable lens camera
JP3793419B2 (en) 2001-02-19 2006-07-05 ペンタックス株式会社 Camera lens communication system, camera body and photographing lens
FR2826740B1 (en) * 2001-02-19 2006-02-24 Asahi Optical Co Ltd INTERCHANGEABLE OBJECTIVE RECORDING APPARATUS SYSTEM AND REVERSE CONVERTER FOR THIS SYSTEM
JP2004240084A (en) * 2003-02-05 2004-08-26 Fuji Photo Optical Co Ltd Lens system
JP5087229B2 (en) * 2006-03-30 2012-12-05 富士フイルム株式会社 Lens aperture adjustment device for closed circuit TV camera
US7878877B2 (en) * 2007-12-10 2011-02-01 Scherba Industries, Inc. Inflatable educational structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4724453A (en) * 1985-11-25 1988-02-09 Hideo Hamano Camera information transmission system
US4737812A (en) * 1985-08-05 1988-04-12 Nippon Kogaku K.K. Automatic focusing camera
EP0266793A2 (en) * 1986-11-06 1988-05-11 Asahi Kogaku Kogyo Kabushiki Kaisha Rear converter for interchangeable lens camera
GB2232262A (en) * 1989-05-31 1990-12-05 Asahi Optical Co Ltd Camera exposure control apparatus having memory in lens

Family Cites Families (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2634148A1 (en) * 1976-07-29 1978-02-02 Siemens Ag Dialled number monitor for trunk call - has decision circuit determining final release of outgoing call for PBX after comparison with memory
US4239354A (en) * 1979-01-02 1980-12-16 Polaroid Corporation Autofocus movie camera having improved focus response
JPS58105139A (en) * 1981-12-17 1983-06-22 Minolta Camera Co Ltd Data fetch system of photographic system
US4673275A (en) * 1982-03-26 1987-06-16 Minolta Camera Kabushiki Kaisha Camera system operable by carrying data from a camera accessory to a camera body
US4560267A (en) * 1982-03-26 1985-12-24 Minolta Camera Kabushiki Kaisha Camera system operable by carrying data from a camera accessory to a camera body
DE3227404A1 (en) * 1982-07-22 1984-01-26 Ernst Leitz Wetzlar Gmbh, 6330 Wetzlar METHOD AND DEVICES FOR TRANSMITTING INFORMATION
US4602861A (en) * 1982-12-23 1986-07-29 Minolta Camera Kabushiki Kaisha Auto-focusing system
US4509842A (en) * 1983-02-01 1985-04-09 Minolta Camera Kabushiki Kaisha Camera system capable of focus detection through an interchangeable objective lens
JPH073546B2 (en) * 1985-10-08 1995-01-18 キヤノン株式会社 camera
US4896181A (en) * 1986-03-31 1990-01-23 Nikon Corporation Camera system
KR960005186B1 (en) * 1986-10-01 1996-04-22 아사히 고가꾸 고교 가부시끼가이샤 Camera with interchangeable lenses
JPS63199330A (en) * 1987-02-16 1988-08-17 Nikon Corp Intermediate lens barrel
JP2525848B2 (en) * 1988-02-12 1996-08-21 キヤノン株式会社 Electronic equipment and accessories for electronic equipment
JPH0734086B2 (en) * 1988-04-11 1995-04-12 キヤノン株式会社 Optical accessories
US4922283A (en) * 1988-02-12 1990-05-01 Canon Kabushiki Kaisha Optical instrument
JP2791667B2 (en) * 1988-08-30 1998-08-27 旭光学工業株式会社 Photographic lens, camera body, and single-lens reflex camera system
US5255043A (en) * 1988-08-30 1993-10-19 Asahi Kogaku Kogyo Kabushiki Kaisha Apparatus for maintaining constant image magnification in a camera system
DE68929207T2 (en) * 1988-09-22 2001-01-04 Asahi Kogaku Kogyo K.K., Tokio/Tokyo Camera control unit
JP2790249B2 (en) * 1988-11-17 1998-08-27 オリンパス光学工業株式会社 Camera system
JPH03237440A (en) * 1990-02-15 1991-10-23 Asahi Optical Co Ltd Camera system
GB2244564B (en) * 1990-04-26 1994-04-27 Asahi Optical Co Ltd Camera system and photographing lens thereof
JPH049910A (en) * 1990-04-27 1992-01-14 Asahi Optical Co Ltd Camera system
JPH049912A (en) * 1990-04-27 1992-01-14 Asahi Optical Co Ltd Camera system
JP2933354B2 (en) * 1990-05-17 1999-08-09 旭光学工業株式会社 Camera system
JP2971913B2 (en) * 1990-05-17 1999-11-08 旭光学工業株式会社 Camera system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4737812A (en) * 1985-08-05 1988-04-12 Nippon Kogaku K.K. Automatic focusing camera
US4724453A (en) * 1985-11-25 1988-02-09 Hideo Hamano Camera information transmission system
EP0266793A2 (en) * 1986-11-06 1988-05-11 Asahi Kogaku Kogyo Kabushiki Kaisha Rear converter for interchangeable lens camera
GB2232262A (en) * 1989-05-31 1990-12-05 Asahi Optical Co Ltd Camera exposure control apparatus having memory in lens

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2256721A (en) * 1991-05-21 1992-12-16 Asahi Optical Co Ltd Camera system having power zoom lens
US5315345A (en) * 1991-05-21 1994-05-24 Asahi Kogaku Kogyo Kabushiki Kaisha Power zoom lens and camera system having same
US5331367A (en) * 1991-05-21 1994-07-19 Asahi Kogaku Kogyo Kabushiki Kaisha Camera system having power zoom lens
US5363165A (en) * 1991-05-21 1994-11-08 Asahi Kogaku Kabushiki Kaisha Power zoom lens and camera system
US5367354A (en) * 1991-05-21 1994-11-22 Asahi Kogaku Kogyo Kabushiki Kaisha Motor driven lens and camera system
US5396306A (en) * 1991-05-21 1995-03-07 Asahi Kogaku Kogyo Kabushiki Kaisha Power lens and camera system
GB2256721B (en) * 1991-05-21 1995-08-09 Asahi Optical Co Ltd Camera system having power zoom lens
US5450156A (en) * 1991-05-21 1995-09-12 Asahi Kogaku Kogyo Kabushiki Kaisha Power zoom lens and camera having same
US5617173A (en) * 1991-05-21 1997-04-01 Asahi Kogaku Kogyo Kabushiki Kaisha Camera system having power zoom lens
US5664234A (en) * 1991-05-21 1997-09-02 Asahi Kogaku Kogyo Kabushiki Kaisha Camera system having power zoom lens

Also Published As

Publication number Publication date
GB9109115D0 (en) 1991-06-12
FR2661523B1 (en) 1998-07-17
DE4113764C2 (en) 2000-04-06
DE4113764A1 (en) 1991-12-12
US5713052A (en) 1998-01-27
US5416555A (en) 1995-05-16
FR2661523A1 (en) 1991-10-31
GB2244564B (en) 1994-04-27
US5505535A (en) 1996-04-09

Similar Documents

Publication Publication Date Title
GB2244564A (en) Camera system and photographing lens thereof
US5227832A (en) Camera system
US5166717A (en) Camera system
JP5517486B2 (en) Camera and interchangeable lens mounted on the camera
US5255046A (en) Camera system
EP0359240B1 (en) Single-lens reflex camera system
JP2791667B2 (en) Photographic lens, camera body, and single-lens reflex camera system
US4758854A (en) Camera system
US5182591A (en) Camera system
US5181061A (en) Camera system
US5170200A (en) Camera system
GB2241088A (en) Powered zoom device having constant focal length changing rate
US5349409A (en) Photographing lens
JP2933341B2 (en) Camera lens storage return device
US5170203A (en) Camera system
US5355192A (en) Automatic focusing apparatus
US5274416A (en) Photographing lens
JP2941966B2 (en) Camera system and interchangeable lens device
JP2942305B2 (en) Camera system and shooting lens
US6128443A (en) Camera and interchangeable lens
JP2880759B2 (en) Camera system and shooting lens
JP2966416B2 (en) Data communication method between microcomputers
JP2621500B2 (en) CPU data communication processing method
JPH0534761A (en) Interchangeable lens and camera system provided with the same
JPH07199318A (en) Interchangeable lens for camera

Legal Events

Date Code Title Description
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee

Effective date: 20100426