GB2244176A - Method and apparatus for forming a conductive pattern on an integrated circuit - Google Patents

Method and apparatus for forming a conductive pattern on an integrated circuit Download PDF

Info

Publication number
GB2244176A
GB2244176A GB9108848A GB9108848A GB2244176A GB 2244176 A GB2244176 A GB 2244176A GB 9108848 A GB9108848 A GB 9108848A GB 9108848 A GB9108848 A GB 9108848A GB 2244176 A GB2244176 A GB 2244176A
Authority
GB
United Kingdom
Prior art keywords
photoresist
conductive
circuit
creating
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB9108848A
Other versions
GB2244176B (en
GB9108848D0 (en
Inventor
Melissa D Boyd
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
HP Inc
Original Assignee
Hewlett Packard Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Co filed Critical Hewlett Packard Co
Publication of GB9108848D0 publication Critical patent/GB9108848D0/en
Publication of GB2244176A publication Critical patent/GB2244176A/en
Application granted granted Critical
Publication of GB2244176B publication Critical patent/GB2244176B/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0613Square or rectangular array
    • H01L2224/06134Square or rectangular array covering only portions of the surface to be connected
    • H01L2224/06135Covering only the peripheral area of the surface to be connected, i.e. peripheral arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • H01L2224/11472Profile of the lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Wire Bonding (AREA)
  • Electroplating Methods And Accessories (AREA)

Abstract

In a method for processing an integrated circuit of the type having conductive die bond pads thereon the fabricated IC is coated with a layer of photoresist (16) which is exposed to create a pattern which includes windows (18-29) over the pads and a connection between at least two of the pads. The exposed photoresist is dissolved and the exposed portions are plated with gold to a depth sufficient for creating a bump over each die bond pad suitable for bonding a conductive lead thereto. The remaining photoresist is dissolved thus leaving a plurality of bumps for attaching conductive leads thereto and an electrical connection (24, 26, 28) between at least two of the bumps. <IMAGE>

Description

METHOD AND APPARATUS FOR FORMING A CONDUCTIVE PATTERN ON AN INTEGRATED CIRCUIT BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to methods and apparatus for fabricating integrated circuits and more particularly to such circuit upon which conductive bumps are formed for providing a contact point to which a lead can be bonded.
2. DescriPtion of the Related Art One means for connecting conductive leads to an integrated circuit die is known as tape-automated bonding (TAB). In the TAB process, an elongate continuous film includes a plurality of lead frames formed sequentially thereon. During the manufacturing process, an integrated circuit die is mounted on the inner ends of the leads in a frame. The outer ends of the leads may then be used to connect the integrated circuit with other components.
When processing a wafer which includes ICs that are to be used in the TAB process, special steps are taken to create conductive bumps to which the inner leads of the TAB frame can be heat bonded. Completed wafers are first sputter etched and then deposited with a barrier metal film of titanium/tungsten. The titanium/tungsten layer provides a suitable surface for a thin (approximately 1 or 2 microns) layer of gold which is plated thereover. Photoresist is spun onto the wafer in a layer 30 microns thick and exposed and developed to leave an opening over each die bond pad.
The exposed portions of the wafer are then electroplated with gold by using an electrode to contact the thin film layer. Thereafter the photoresist is stripped and the gold and titanium/tungsten thin films are etched away leaving the wafer with 1 mil high gold bumps over each bond pad.
Each bump provides a mechanical stand-off from the surface of the IC thus preventing lead shorting to the IC and/or physical damage to the IC during the process of bonding the inner leads on the TAB frame to the gold bumps.
SUMMARY OF THE INVENTION The present invention comprises a silicon substrate within which circuit components are formed.
A plurality of conductive pads are mounted on the surface of the substrate and are in electrical communication with selected circuit components. The pads are exposed through windows formed in a passivation layer formed over the circuit. At least some of the pads include a plurality of conductive bumps formed thereon for providing a contact point to which a conductive lead can be bonded. A lithographically defined conductive pattern is formed on the passivation layer for connecting selected ones of the pads.
A method for making the integrated circuit of the invention is also provided.
It is a general object of the present invention to provide a method and apparatus for forming a conductive pattern on an integrated circuit.
It is a more specific object of the present invention to provide such a method and apparatus for making electrical connections between different parts of the circuit.
It is another more specific object of the present invention to provide such a method and apparatus which produces a substantially planar conductive film usable as a power or ground distribution plane or as mounting pad for a decoupling capacitor.
The foregoing and other objects, features and advantages of the invention will become more readily apparent from the following detailed description of a preferred embodiment which proceeds with reference to the drawings.
BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a plan view of a portion of a wafer having an integrated circuit formed thereon.
FIG. 2 is a view taken along line 2-2 in FIG. 1.
FIGS. 3 and 4 are views similar to FIG. 2 after additional wafer processing.
FIGS. 5 and 6 are plan views of different integrated circuits constructed in accordance with the present invention.
FIG. 7 is a view similar to FIG. 4 illustrating a modified embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS Turning now to FIG. 1, a portion of a silicon wafer 10 includes an integrated circuit (IC) 12 formed within dashed line 14. A plurality of other ICs (not shown) are also formed on wafer 10 and are substantially identical to IC 12. Wafer 10 is covered with a layer of conventional photoresist 16 except for a plurality of windows, like windows 18, 20, 22, formed about the perimeter of the IC and channels 24, 26, 28 which interconnect selected windows as shown. An additional window 29 is formed on an interior portion of IC 12. The pattern of windows and channels are referred to herein as a lithographically defined pattern. The channels and windows are formed by spinning a layer of photoresist approximately 30 microns thick onto the wafer using a known process.
Thereafter, a mask containing the pattern of windows and channels shown in FIG. 1 is used to expose the photoresist on each IC after which the exposed portion of the photoresist is dissolved thereby creating the pattern of windows and channels shown in FIG. 1.
Each window includes four walls, three of which are walls 30, 32, 34 in FIG. 2, which extend from the upper surface of photoresist 16 to the lower surface thereof. Similarly, in FIG. 1, each of channels 24, 26, 28 is defined by a pair of opposing walls, like walls 36, 38 in channel 28, which extend from the top layer of photoresist 16 to the bottom thereof.
Prior to applying photoresist 16 and defining the windows and panels as described above, patterned layers of conductive and insulative materials are formed on the surface of the wafer beginning with a plurality of conductive die bond pads, like pad 40. Each of the windows, like windows 18, 20, 22, frames a die bond pad, like window 18 frames pad 40, and is electrically connected to a portion of IC 12 internally of wafer 10.
As will be seen hereinafter, bumps are plated onto the die bond pads to provide a connection point for a conductive lead. Window 29 also frames a conductive pad which is connected to selected regions in the IC; however, the pad under window 29 is not one to which a lead is electrically connected.
After the conductive pads, like pad 40, are formed, a nitride passivation layer 42 is formed over wafer 10 except that a substantial central portion of each pad, like pad 40, remains exposed. Thereafter a barrier metal film 44 of titanium/tungsten is deposited on the entire wafer and a plating "seed" layer 46 of gold is deposited over layer 44. Layers 44, 46 are referred to herein as a thin metal film. The conductive pads, like pad 40, and their associated connections (not shown) with the IC formed in wafer 10 are constructed using a known technique. Similarly, forming of layers 42, 44, 46 as described is accomplished using a conventional process.
After the photoresist on wafer 10 is patterned with the windows and channels as shown in FIG. 1, exposed gold layer 46 in each window and channel is plated with gold using a prior art plating process in which an electrode is applied to layer 46. In FIG. 3, the exposed portions of gold layer 46 are plated until a bump 47 having a height of approximately 1 mil is formed in each window, like windows 18, 20, 22, 29, and a conductive gold trace, also having a height of approximately 1 mil, is formed in each channel, like channels 24-28. Thereafter the remaining photoresist 16 is dissolved.
Next, the exposed portion of layers 44, 46, i.e., those portions which are not beneath the gold plated into the windows and channels, is etched away. This leaves only the gold plated into the windows and channels, as well as passivation layer 42, exposed on the surface of the wafer. Techniques for dissolving the photoresist and etching away layers 44, 46 are known. The resulting structure with reference to bump 47 is shown in FIG. 4. Next, each of the ICs on the wafer are cut into individual ICs in a known manner and leads or wires (not shown) are attached to each of the bumps, like bump 47, on each IC to provide a means for connecting the IC to other components.
Thus, rerouting of IC connection from one bump to another is achieved by the gold deposited in each of the channels, like channels 24, 26, 28. This is obtained without adding additional connections internally of the IC and without forming such connections on the surface of wafer 10 with the bonding pads, like pad 40. Additionally, bump 29 and the trace formed in channel 24 provide a connection between bump 22 and the internal portions of the IC to which the pad beneath bump 29 is connected.
In FIG. 5, another embodiment of the invention is illustrated including an IC 50 which is cut from a wafer (not shown) upon which it was fabricated. IC 50 includes a plurality of bumps, like bumps 52, 54, which are formed on the IC in the same manner as described in connection with bump 47. Also included are traces, like traces 56, 58, which connect selected bumps to a pair of substantially planar metal pads 60, 62. A decoupling capacitor 64 is mounted on pads 60, 62 and is electrically connected thereto. Bumps 52, 54; the traces, like traces 56, 58; and pads 60, 62 are formed on IC 50 in the same fashion as the bumps and traces of IC 12 as previously described. Pads 60, 62 thus provide mounting pads for capacitor 64 thereby increasing its decoupling capabilities by positioning it as close as possible to IC 50.
Turning now to FIG. 6, illustrated therein is an IC 66 comprising a third embodiment of the present invention. The IC was formed on and cut from a wafer as described in connection with the embodiment of FIG.
1. Included therein are a plurality of bumps, like bumps 68, 70; a plurality of traces, like traces 72, 74; and a substantially planar gold film 76 which is connected to selected bumps via traces, like trace 72 connects film 76 to bump 68. Conductive pads 78, 80, 82 are formed beneath film 76 and are connected to internal portions of IC 66.
In FIG. 7 structures similar to that as described in connection with the embodiment of FIG. 2 retain the corresponding numeral. As can be seen in FIG. 7, layer 76 is substantially thinner than the height of the bumps, like bump 47, described in the embodiment of FIG. 4. It should be appreciated that the bumps, like bumps 68, 70, in the embodiment of FIG. 6 are substantially the same height as bump 47 in FIG. 4.
In the embodiment of FIGS. 6 and 7, film 76 and the traces, like traces 72, 74, provide electrical connection of selected bumps to internal portions of IC 66 via pads 78, 80, 82. In the present embodiment of the invention, film 76 provides a power distribution plane. Such a circuit could be designed which incorporated a similar film as a ground distribution plane.
The wafer upon which IC 66 was formed is processed slightly differently than described in connection with previous embodiments of the invention. All of the pads, like pads 82, and layers 42, 44, 46 are formed using the same prior art processes referred to in connection with the previously described embodiments.
Thereafter, a layer of photoresist is spun over the entire wafer. Next, a mask (not shown) is used to expose windows only over the die bond pads, like pads 68, 70, which are formed sequentially about the perimeter of IC 66. Windows are not provided over pads 78, 80, 82.
The photoresist is then exposed and processed to remove photoresist over each of the perimetral die bond pads. The previously described plating process is used to form a gold bump, like bump 68, having a height of approximately 1 mil, like bump 47 in FIG. 4.
Thereafter a second layer of photoresist is deposited on the IC. A mask having the pattern of film 76 and each of the traces, like traces 72, 74, is then used to expose the photoresist.
The exposed photoresist is washed away thus leaving gold layer 46 exposed in a pattern like that shown for film 76 and the traces, like traces 72, 74, in FIG. 6. Gold film 76 is thereafter plated onto layer 46 to the height shown in FIG. 7 which is substantially less than the height of bumps 68, 70.
The process for forming the lithographically defined conductive pattern in FIG. 6 and 7 thus uses substantially less gold than in the previously described embodiments.
It is to be appreciated that this technique could be used to form the pattern made by traces 24, 26, 28 and bump 29 in FIG. 1 as well as pads 60, 62 and the traces, like traces 56, 58, in FIG. 5 thus reducing the amount of gold required for creating the conductive pattern. The embodiment of FIGS. 6 and 7 thus provides a ground or power distribution plane and creates a lithographically defined conductive pattern utilizing less gold than the previously described embodiments.
Also provided are connections between the lithographically defined pattern and internal portions of the IC via pads 78, 80, 82.
In another process which implements the present invention, layers 44, 46 are etched to define the lithographically conductive pattern. In this process, after the bumps, like bump 47 in FIG. 3, are formed and before photoresist 16 is washed away, a mask comprising a negative of film 76 is used to expose the photoresist. Thereafter, the undeveloped photoresist is washed away and the exposed layers 44, 46 are etched thus leaving film 76 in the pattern shown in FIG. 6.
This implementation of the invention requires only one plating process, that in which the bumps are formed on the die.
Having illustrated and described the principles of my invention in a preferred embodiment thereof, it should be readily apparent to those skilled in the art that the invention can be modified in arrangement and detail without departing from such principles. I claim all modifications coming within the spirit and scope of the accompanying claims.

Claims (22)

Claims:
1. A method for processing an integrated circuit 12 of the type having conductive pads 41, 82 thereon, said method comprising the steps of: coating the circuit with a layer of photoresist 16; creating a lithographically defined pattern in the photoresist 16 which includes an opening 18 over a plurality of the pads and a connection 26 between at least two of the pads; plating the exposed circuit portions with a conductive metal to a depth sufficient for creating a bump 47 over each pad suitable for bonding a conductive lead thereto; and dissolving the remaining photoresist 16.
2. The method of claim 1 wherein the integrated circuit further includes a thin metal film 44, 46 coating the surface thereof and wherein said method further includes the step of etching the metal film from the unplated portions of the integrated circuit.
3. The method of claim 1 wherein the steps of creating a lithographically defined pattern in the photoresist 16 and plating the exposed circuit portions further comprise the step of creating a substantially planar metal plate 60, 67.
4. The method of claim 3 wherein said method further includes the step of mounting a decoupling capacitor 64 on said plate.
5. The method of claim 1 wherein: said pads 40, 82 comprise die bond pads 40 disposed about the outer periphery of said integrated circuit; said integrated circuit 12 further includes a conductive pad 82 formed on said circuit inwardly of said peripheral pads and being in electrical communication with said circuit; and the step of creating a lithographically defined pattern in the photoresist 16 comprises the step of exposing the photoresist to create a pattern which includes an opening over a plurality of the pads and a connection between said conductive pad 82 and another pad 68.
6. A method for processing an integrated circuit 12 of the type having die bond pads 40 thereon, said method comprising the steps of: coating the circuit with a first layer of photoresist 16; creating a first lithographically defined pattern in the photoresist 16 which includes an opening 18 over a plurality of the pads; plating the exposed circuit portions with a conductive metal to a depth sufficient for creating a bump 47 over each pad suitable for bonding a conductive lead thereto; dissolving the remaining photoresistl6; coating the circuit with a second layer of photoresist; creating a second lithographically defined pattern in the second layer of photoresist which includes a connection between at least two of the pads; and plating the exposed circuit portions with a conductive metal 76 to a depth substantially thinner than the depth of the first plating.
7. The method of claim 6 wherein the integrated circuit 12 further includes a thin metal film 44, 46 coating the surface thereof and wherein said method further includes the step of etching the metal film from the unplated portions of the integrated circuit.
8. The method of claim 6 wherein the steps of creating a second lithographically defined pattern in the second layer of photoresist pattern and plating the exposed circuit portions with a conductive metal 76 to a depth substantially thinner than the depth of the first plating comprise the step of creating a substantially planar metal plate 60.
9. The method of claim 8 wherein said method further includes the step of mounting a decoupling capacitor 64 on said plate.
10. The method of claim 6 wherein: said die bond pads 40 are disposed about the outer periphery of said integrated circuit 12; said integrated circuit 12 further includes a conductive pad 82 formed on said circuit inwardly of said die bond pads and being in electrical communication with said circuit; and the step of creating a second lithographically defined pattern in the second layer of photoresist comprises the step of exposing the second layer of photoresist to create a pattern which includes a connection between said conductive pad 82 and another pad 68.
11. A method for processing an integrated circuit 12 of the type having a plurality of conductive bumps 47 formed around the periphery thereof and a relatively thin metal film 44,46 over the remainder of the circuit, said method comprising the steps of: coating the circuit with a layer of photoresist 16; creating a lithographically defined pattern in the photoresist which includes a connection between at least two of the bumps; dissolving the exposed photoresist; and plating the exposed circuit portions with a conductive metal 76 to a thickness substantially thinner than the height of the bumps 78, 80.
12. The method of claim 11 wherein said method further includes the step of etching the thin metal film 44, 46 from the unplated portions of the integrated circuit.
13. The method of claim 11 wherein the steps of creating a lithographically defined pattern in the photoresist 16 which includes a connection between at least two of the bumps 78, 80 and plating the exposed circuit portions with a conductive metal 76 to a thickness substantially thinner than the height of the bumps comprise the step of creating a substantially planar metal plate 60.
14. The method of claim 13 wherein said method further includes the step of mounting a decoupling capacitor 64 on said plate.
15. The method of claim 11 wherein said integrated circuit 12 further includes a conductive pad 82 formed on said circuit inwardly of said bumps and being in electrical communication with said circuit and the step of creating a lithographically defined pattern in the photoresist comprises the step of exposing the photoresist to create a pattern which includes a connection between said conductive pad and a bump 68.
16. An integrated circuit 12 comprising: a silicon substrate 10 within which circuit components are formed; a plurality of conductive pads 40, 82 mounted on the surface of said substrate and being in electrical communication with selected circuit components; a passivation layer 42 formed over said circuit and including windows 18 for exposing said pads; a plurality of conductive bumps 47 formed on at least some of said pads for providing a contact point to which a conductive lead can be bonded; and a lithographically defined conductive pattern 26 formed on said passivation layer for connecting selected ones of said pads.
17. The integrated circuit of claim 16 wherein said conductive pattern comprises a metal layer which has a thickness substantially equal to the height of said bumps 47.
18. The integrated circuit of claim 16 wherein said conductive pattern comprises a metal layer 76 which has a thickness substantially less than the height of one of said bumps 47.
19. The integrated circuit 12 of claim 16 wherein said conductive pattern comprises a substantially planar metal plate 60.
20. The integrated circuit of claim 19 wherein said integrated circuit further includes a decoupling capacitor 64 mounted on said plate 60.
21 A method for processing an integrated circuit 12 of the type having die bond pads 40 and a thin metal layer thereon, said method comprising the steps of: coating the circuit with a first layer of photoresist 16; creating a first lithographically defined pattern in the photoresist which includes an opening 18 over a plurality of the pads; plating the exposed circuit portions with a conductive metal to a depth sufficient for creating a bump over each pad suitable for bonding a conductive lead thereto; creating a second lithographically defined pattern in the photoresist; and etching away that portion of the thin metal layer not covered by photoresist.
22. The method of claim 21 wherein the step of creating a second lithographically defined pattern in the photoresist comprises the step of creating a pattern in which a bridge of photoresist connects at least two of the bumps.
GB9108848A 1990-05-18 1991-04-24 Method and apparatus for forming a conductive pattern on an integrated circuit Expired - Fee Related GB2244176B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US52593590A 1990-05-18 1990-05-18

Publications (3)

Publication Number Publication Date
GB9108848D0 GB9108848D0 (en) 1991-06-12
GB2244176A true GB2244176A (en) 1991-11-20
GB2244176B GB2244176B (en) 1994-10-05

Family

ID=24095225

Family Applications (1)

Application Number Title Priority Date Filing Date
GB9108848A Expired - Fee Related GB2244176B (en) 1990-05-18 1991-04-24 Method and apparatus for forming a conductive pattern on an integrated circuit

Country Status (2)

Country Link
GB (1) GB2244176B (en)
HK (1) HK22295A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2263018A (en) * 1991-03-23 1993-07-07 Sony Corp Static random access memories
US5332688A (en) * 1991-03-23 1994-07-26 Sony Corporation Method of manufacturing full CMOS type SRAM
SG84538A1 (en) * 1998-07-03 2001-11-20 Sumitomo Metal Mining Co Wiring board for bump bonding, semiconductor device assembled from the wiring board and manufacturing method of wiring board for bump bonding

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1567808A (en) * 1976-07-15 1980-05-21 Nippon Telegraph & Telephone Semiconductor devices and method of manufacturing the same
US4394678A (en) * 1979-09-19 1983-07-19 Motorola, Inc. Elevated edge-protected bonding pedestals for semiconductor devices
GB2180991A (en) * 1985-08-28 1987-04-08 Mitsubishi Electric Corp Silicide electrode for semiconductor device
US4927505A (en) * 1988-07-05 1990-05-22 Motorola Inc. Metallization scheme providing adhesion and barrier properties

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1567808A (en) * 1976-07-15 1980-05-21 Nippon Telegraph & Telephone Semiconductor devices and method of manufacturing the same
US4394678A (en) * 1979-09-19 1983-07-19 Motorola, Inc. Elevated edge-protected bonding pedestals for semiconductor devices
GB2180991A (en) * 1985-08-28 1987-04-08 Mitsubishi Electric Corp Silicide electrode for semiconductor device
US4927505A (en) * 1988-07-05 1990-05-22 Motorola Inc. Metallization scheme providing adhesion and barrier properties

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2263018A (en) * 1991-03-23 1993-07-07 Sony Corp Static random access memories
US5332688A (en) * 1991-03-23 1994-07-26 Sony Corporation Method of manufacturing full CMOS type SRAM
GB2263018B (en) * 1991-03-23 1995-06-21 Sony Corp Static random access memories
SG84538A1 (en) * 1998-07-03 2001-11-20 Sumitomo Metal Mining Co Wiring board for bump bonding, semiconductor device assembled from the wiring board and manufacturing method of wiring board for bump bonding

Also Published As

Publication number Publication date
HK22295A (en) 1995-02-24
GB2244176B (en) 1994-10-05
GB9108848D0 (en) 1991-06-12

Similar Documents

Publication Publication Date Title
US5226232A (en) Method for forming a conductive pattern on an integrated circuit
US5244833A (en) Method for manufacturing an integrated circuit chip bump electrode using a polymer layer and a photoresist layer
US5010389A (en) Integrated circuit substrate with contacts thereon for a packaging structure
US5556810A (en) Method for manufacturing a semiconductor device wherein a semiconductor chip is connected to a lead frame by metal plating
KR100264479B1 (en) Structure of bump electrode and method of forming the same
US5654584A (en) Semiconductor device having tape automated bonding leads
US7265440B2 (en) Methods and apparatus for packaging integrated circuit devices
US3501681A (en) Face bonding of semiconductor devices
EP0145862B1 (en) Metallization of a ceramic substrate
JPH0689919A (en) Electric internal connection substrate provided with both wire bond and solder connection and manufacture
JPH07506217A (en) Method of forming electrode connections on manufactured semiconductor die
US5776801A (en) Leadframe having contact pads defined by a polymer insulating film
US5310965A (en) Multi-level wiring structure having an organic interlayer insulating film
US6639314B2 (en) Solder bump structure and a method of forming the same
JP2622156B2 (en) Contact method and structure for integrated circuit pads
JP3481899B2 (en) Method for manufacturing semiconductor device
US4011144A (en) Methods of forming metallization patterns on beam lead semiconductor devices
KR20000047626A (en) Process for manufacturing semiconductor device
GB2244176A (en) Method and apparatus for forming a conductive pattern on an integrated circuit
US5482897A (en) Integrated circuit with on-chip ground plane
JP2003031727A (en) Semiconductor chip, production method therefor and semiconductor device using the same
JPH0722425A (en) Manufacture of semiconductor device
JPH03198342A (en) Manufacture of semiconductor device
US7172966B2 (en) Method for fabricating metallic interconnects on electronic components
KR100325925B1 (en) Method for making a structured metalization for a semiconductor wafer

Legal Events

Date Code Title Description
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
PCNP Patent ceased through non-payment of renewal fee