GB2186116A - Plasma enhanced chemical vapor deposited vertical resistor - Google Patents

Plasma enhanced chemical vapor deposited vertical resistor Download PDF

Info

Publication number
GB2186116A
GB2186116A GB08623954A GB8623954A GB2186116A GB 2186116 A GB2186116 A GB 2186116A GB 08623954 A GB08623954 A GB 08623954A GB 8623954 A GB8623954 A GB 8623954A GB 2186116 A GB2186116 A GB 2186116A
Authority
GB
United Kingdom
Prior art keywords
layer
silicon
film
forming
insulative
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB08623954A
Other versions
GB2186116B (en
GB8623954D0 (en
Inventor
Leopoldo D Yau
Shih-Ou Chen
Yih Shung Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Publication of GB8623954D0 publication Critical patent/GB8623954D0/en
Publication of GB2186116A publication Critical patent/GB2186116A/en
Application granted granted Critical
Publication of GB2186116B publication Critical patent/GB2186116B/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/20Resistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B10/00Static random access memory [SRAM] devices
    • H10B10/15Static random access memory [SRAM] devices comprising a resistor load element

Abstract

A resistor for an integrated circuit is produced by plasma enhanced chemical vapour deposition of silicon-rich silicon nitride 26. A window 25 is formed in an insulating layer which separates two conductive regions 17 and 29 and the semi-insulating nitride layer 26 is deposited in the window 25 containing both conductive regions 17,29 and providing a vertical resistor therebetween. <IMAGE>

Description

SPECIFICATION Plasma enhanced chemical vapor deposited vertical resistor BACKGROUND OF THE INVENTION 1. Field of the Invention.
The invention relates to the field of MOS integrated circuits, and particularly to the formation of resistor elements in such circuits.
2. Prior Art.
In the early years of meta-oxide-semiconductor (MOS) technology, resistance elements for integrated circuits were provided by diffused regions in the substrate, polysilicon members, and the like. These elements, which occupied relatively large areas in the circuit, are not as widely used with the advent of more complex circuitry requiring higher densities.
The lack of adequate resistors for use in high-density semiconductor integrated circuits led to an avoidance of their use. Circuits were deliberately designed to use fewer resistors, and transistors were, in many cases, used as load devices in place of resistors. The static memory cell, for instance, has traditionally been constructed as a six-transistor bistable circuit, in which two of the six transistors serve as load devices.
Resistor elements utilizing ion-implanted regions have been described in U.S. Patent No.
4,246,692 (implanted regions buried beneath field oxide), U.S. Patent No. 4,110,776 (implanted resistors over field oxide), U.S. Patent No. 4,209,716 (implanted resistors in secondlevel polysilicon) and U.S. Patent No.
4,330,931 (polysilicon and tungsten composite members). The closest prior art examples known to Applicant are the vertically-oriented buried polysilicon resistor element described by Yoshio Sakai et al, 1984 Symposium on VSLI Technology Digest of Technical Papers, p. 6-7, Sept. 1984, and the ion implanted polysilicon resistor element described in U.S.
Patent No. 4,416,049 and the plasma enhanced chemical vapor deposition described by A.C. Adams, VLSI Technology, pp.
93-129, edited by S.M. Sze, McGraw-Hill, 1983.
Each of these prior art techniques presents associated difficulties. The conductivity of polysilicon creates a need for relatively large polysilicon resistor elements, since a relatively long pathway is required to achieve the desired resistance. Many of the prior art techniques require critical masking steps to achieve the necessary precision in the length and width of the polysilicon load. Use of polysilicon loads can also give a high surface contour, leading to fracturing of the films on the final circuit. The high diffusivity for boron or phosphorus dopants in polysilicon lends additional difficulties to the use of high-resistive polysilicon regions as load devices.
The present invention represents a departure from previous technologies. This invention uses a plasma enhanced chemical vapor deposition silicon-rich nitride film as a contactwindow-load device. This film is not polysilicon, although it could have micro-polysilicon inter-mixed with nitride, and presents a number of advantages over polysilicon for use as a resistor element.
SUMMARY OF THE INVENTION An improved resistor element is described for use in MOS integrated circuits. This resistor element serves as a contact-window-load device between two conductive regions separated by an insulative layer. An opening is formed in the insulative layer, and a plasma enhanced chemical vapor deposition (PECVD) silicon (Si)-rich nitride is deposited and patterned to leave the Si-rich nitride over the contact window. This Si-rich nitride film contacts both conductive regions (above and below the insulative layer) and provides resistance in a vertical direction between these regions.
The plasma process allows for deposition of the Si-rich film at low temperatures and provides for a resistive load in a semiconductor device. Although the preferred embodiment illustrates the use of the resistive material in a memory cell, it will be obvious to one skilled in the art that this technique may be utilized in other integrated circuits.
BRIEF DESCRIPTION OF THE DRA WINGS Figure 1 is a cross-sectional elevation view of a portion of silicon substrate which includes a field oxide region, a pad-oxide layer and a nitride layer.
Figure 2 illustrates deposition of a gate oxide layer and a buried contact opening in the gate-oxide layer.
Figure 3 illustrates deposition of a polysilicon and a tungsten-silicon layer as well as a deposition of a n+ region of the buried contact.
Figure 4 illustrates the etching and deposition of source/drain regions.
Figure 5 illustrates the growth of an oxide layer.
Figure 6 illustrates the deposition of a glass film layer.
Figure 7 illustrates the opening of windows for placing electrical contacts.
Figure 8 illustrates the deposition of siliconrich nitride for forming the vertical resistor.
Figure 9 illustrates the metallization step of laying the electrical contacts.
Figure 10 is an electrical schematic diagram of a memory cell.
Figure 11 is a layout of the memory cell depicted in Fig. 10.
DETAILED DESCRIPTION OF THE PRESENT IN INVENTION A process for fabricating a contact-window resistor element in an MOS integrated circuit is described. While the currently preferred embodiment of the present invention involves placement of the contact-window resistor over a metal-plated polysilicon region of a field-effect transistor device, it will be obvious to one skilled in the art that the invention may readily be adapted for use in other embodiments. In the following description, numerous specific details are set forth to provide a thorough understanding of the present invention.
Again, it will be obvious to one skilled in the art that the invention may be employed without these specific details. In other instances, well-known processing steps have not been described in detail in order not to unnecessarily obscure the present invention.
Referring to Fig. 1, a p-type monocrystalline silicon substrate 10 is illustrated. Following the growth of a relatively thin pad-oxide layer 11 of 500 to 1000 A on the surface of the substrate 10, a nitride layer 12 of 700 to 1200 A is formed over the pad-oxide layer 11. By lithography a nitride layer 12 is removed over the areas where thick field oxide are desired. Then a field-oxide (FOX) region 13 is thermally grown in areas without the nitride layer 12 to a thickness of 5000 to 10,000 A.
Referring to Fig. 2, the nitride layer 12 and pad-oxide layer 11 are removed by conventional etching methods. A gate-oxide layer 14 of 200 to 250 A is grown. Where a buried contact is desired, an opening 15 is made by conventional lithographic process.
Referring to Fig. 3, a polysilicon layer 16 of 1000 to 3000 A is deposited on the gateoxide layer 14. For low resistance gate application, a tungsten-silicon (W-Si) layer 17 of 2000 to 3000 A is deposited on the polysilicon layer 16. The polysilicon layer 16 is doped by phosphorus diffusion. The doping of polysilicon layer 16 to form an n+ layer may be accomplished either prior to or after the deposition of W-Si layer 17. The doping process also forms an n+ buried contact 18 at opening 15.
In Fig. 4, W-Si layer 17, polysilicon layer 16 and gate-oxide layer 14 are patterned and etched to provide openings 19. This process is then followed by a self-aligned implant to form n+ regions 20.
After the formation of regions 20, a hightemperature re-oxidation process will grow an oxide layer 21 anywhere where silicon or tungsten-silicon is exposed as shown in Fig.
5, wherein W-Si layer 17 is covered by oxide layer 21. The oxide layer 21 also grows over the opening 19 wherein the implant regions 20 are also annealed during the growth process of the oxide layer 21.
Referring to Fig. 6, either a boro-phosphosilicate glass (BPSG) or phosphosilicate glass (PSG) film layer 22 is deposited over the complete surface and reflowed to smooth the topology. Then, contact windows 23, 24 and 25 are opened film layer 22 by lithography and etching methods as shown in Fig. 7.
Fig. 8 illustrates the application of the actual resistor material to the substrate. While potentially any insulative material doped with silicon may be used for this purpose, the currently preferred embodiment uses silicon-rich silicon nitride obtained through plasma enhanced chemical vapor deposition (PECVD). A Si-rich nitride film layer 26 is deposited and patterned over window 25 by PECVD method.
The PECVD process is accomplished with a mixture of silane, nitrogen, and ammonia at a total pressure of, for example, 0.5-1.5T, and at a temperature of; for example, 308-505 degrees C. The partial pressure of silane may be, for example, 0.2-0.6T, while that of nitro- gen may be, for example, 0.3-0.8T. The amount of ammonia to be used in the process is relatively small, and is varied to control the ratio of silicon nitride to silicon dopant deposited: a relatively lower ammonia concentration in the PECVD mixture gives a relatively higher silicon dopant concentration in the resistor material deposited on the substrate.
The grain size of the material to which the resistor element 26 is applied determines the thickness of the layer desired, and a thicker semi-insulative layer requires more silicon dopant to afford the same resistivity. Tungstensilicide, having a relatively large grain size, requires a relatively thick semi-insulative layer to avoid current spiking through the semi-insulative layer. In this case, the semi-insulative layer may be, for example, 1000-2000A thick. In areas where the Si-rich nitride film is not desired, removal is accomplished by conventional wet etching or plasma etching methods. Alternatively, Si-rich nitride film may be deposited by low-temperature e-gun evaporation method and the lift-off masking method employed.
~Referring to Figs. 8 and 9, a titanium layer 27 is deposited over windows 23 and 24, as well as over the Si-rich nitride layer 26 over window 25. The Ti layer 27 thickness is of 500 to 1000A. The Ti layer 27 is known to prevent aluminum from shorting the underlying silicon or Si-rich nitride film. Other well-known barrier metals such as TiN or tungsten can be used as well. An aluminum-silicon region 28 formed above the Ti layers 27 provides the electrical contact. Thus, the Al-Si region 29 is in electrical contact with a contact-window resistor layer 26. Resistance is provided by the film of Si-rich nitride film layer 26 located vertically between electrical contact 30 and a conductive region 29. A source region 32 makes simple electrical contact with metal member 33, where no resistor is present. Although a vertical contact load resistor is shown located over the FOX region 13, it could also be located above the contacts de fined directly over the n+ diffusion regions 20, or the siiicide buried region above diffusion region 18. Metal layer 28 is normally called metal 1 and whenever it is advantageous to add a second level metal, the vertical load resistor is also applicable.
Referring now to Figs. 10 and 11, a bistable static random access memory cell utilizing the teachings of the present invention is illustrated. Fig. 10 is a schematic diagram and Fig.
11 is a semiconductor chip layout of the schematic of Fig. 10. The labels used in Fig.
10 correspond to the same levels in Fig. 11.
The circuit consists of a pair of cross-coupled transistors 40 and 41, each having its source 42 and 43 connected to ground 46 (Vss). The drain 44 of transistor 40 is coupled via a buried contact 48 to the gate 49 of transistor 41, while the drain 45 of transistor 41 is connected at a buried contact 47 to the gate 50 of transistor 40, providing the cross-coupled connection of a bistable circuit. The gate 49 of transistor 41 and the drain 44 of transistor 40 are further connected through a resistor 52 to a first-level metal strip 61 which is Vcc. The resistor 52 is a contact-window resistor fabricated in accordance with the teachings of the present invention. Similarly, the drain 45 of transistor 41 and the gate 50 of transistor 40 are connected through a contact-window resistor 51 to the Vcc by strip 61.Second-level metal strips which are data lines 58 and 59 are connected to a pair of select transistors 56 and 57, respectively. Transistors 56 and 57 share a common W-Si gate strip which is the word address line (WL) 60. WL 60 is coupled to gates 62 and 63 of transistors 56 and 57. Transistor 56 is coupled to the gate 49 at a buried contact 53 of transistor 41 which is in turn coupled to the drain 44 of transistor 40. Transistor 57 is coupled to the drain 45 of transistor 41. Data line 58 is coupled to transistor 56 and data line 59 is coupled to transistor 57.
The present invention offers a number of advantages when compared with prior art technologies. The invention, in general, utilizes fewer masking steps for fabrication than were required by earlier techniques. In addition, the final circuit exhibits a much lower surface contour, resulting in fewer problems with fracturing of overlying metal or oxide coating. Because the resistivity is not dependent on the precise length and width of a polysilicon load device, the present process requires no critical masking steps. Further, plasma techniques allow for low temperature deposition. Although the present invention is described in a particular embodiment, the present invention is highly versatile and can readily be used to provide resistance between two polysilicon members, two metal members, a polysilicon and a metal member, a polysilicon member and the substrate, a metal member and the substrate, etc.
The high capacitance of the resistor element makes the present invention less susceptible than prior art technologies to soft errors induced by stray alpha particles.
Thus, an improved resistor element has been described for use in MOS integrated circuits. Between two conductive regions separated by an insulative layer, resistance is provided by a thin Si-rich nitride film deposited in a contact window opened in the insulative layer.

Claims (14)

1. A process for fabricating a resistor in a semiconductor device between two conductive regions, comprising the formation of a plasma enhanced chemical vapor deposited (PECVD) semi-insulative film between said conductive regions, said film contacting both said conductive regions and providing electrical resistance between said conductive regions, whereby a resistor element is fabricated.
2. The process defined by Claim 1 wherein said semi-insulative film comprises silicon-enriched silicon nitride.
3. A process for fabricating are integrated circuit resistor between two conductive regions which are separated by an insulative layer, comprising the steps of: opening a window in said insulative layer; forming a semi-insulative film in said window, said film contacting both said conductive regions and providing resistance for a circuit of which said conductive regions are elements, whereby a resistor element is fabricated.
4. The process defined by Claim 3 wherein: said window is opened in said insulative layer before application of the upper said conductive region; said semi-insulative film is formed in said window; and, said upper conductive region is applied over said insulative layer and contacting said semiinsulative film.
5. The process defined by Claim 3 wherein: said window is opened through both the upper conductive region and the insulative layer; and said semi-insulative film is formed in said window, said film contacting both said conductive regions.
6. The process defined by Claims 4 or 5 wherein said semi-insulative film consists of silicon-rich silicon nitride.
7. A process for fabricating a resistor in a semiconductor device, comprising the steps of: forming a first conductive region in a substrate; forming an insulative layer on said first conductive region; opening a window in said insulative layer; forming a film of silicon-rich silicon nitride in said window, said silicon-rich silicon nitride film being deposited in said window through plasma enhanced chemical vapor deposition, said nitride film contacting said first conductive region; forming a second conductive region on said nitride film, said second conductive region contacting said nitride film, whereby a resistor element is fabricated between two conductors.
8. The process defined by Claim 7 wherein said insulating layer comprises a material selected from the group consisting of phosphosilicate glass and boro-phosphosilicate glass.
9. The process defined by Claim 8 wherein said second conductive region comprising a layer of titanium on said Si-rich nitride film and a layer of aluminum-silicon on said titanium layer.
10. The process defined by Claim 9 wherein an oxide layer is formed between said first conductive region and said Si-rich nitride film.
11. A process for fabricating an integrated circuit resistor comprising the steps of: forming a pad-oxide layer on a substrate; forming a nitride layer on said pad-oxide layer; removing a section of said nitride layer by lithography; thermally growing a field-oxide region in said section; removing said pad-oxide and said nitride layers by etching; growing gate-oxide layer on said substrate; removing a portion of said gate-oxide layer to expose said substrate; forming a polysilicon layer on said gate-oxide and said portion of exposed substrate; doping said polysilicon layer by phosphorus diffusion wherein a buried contact is formed in said portion of exposed substrate; forming a layer of tungsten-silicon on said polysilicon layer; removing a portion of said tungsten-silicon, said polysilicon and said field-oxide layers to expose an area of said substrate by etching;; forming a first conductive region on said exposed area of said substrate by implantation; growing an oxide layer on said first conductive region and on any exposed polysilicon and tungsten-silicon layers; forming an insulative layer on said oxide layer; opening a window in. said insulative layer, wherein said opening extending to said tungsten-silicon layer; forming a film of silicon-rich silicon nitride in said window, said silicon-rich silicon nitride film being deposited in said window through plasma enhanced chemical vapor deposition, said film contacting said tungsten-silicon layer; forming a second conductive region on said film, said second conductive region having a titanium layer and an aluminum-silicon layer, whereby a resistor element is fabricated between two conductors in an integrated circuit.
12. The process defined by Claim 11 wherein said insulating layer comprises a material selected from the group consisting of phosphorus glass and boro-phosphosilicate glass.
13. The process defined by Claim 12, wherein said silicon-rich silicon nitride film is -formed by a mixture of silane, nitrogen, and ammonia at an approximate pressure of 0.5-1.5 T, and at a temperature of approximately 308-505 C.
13. A process for fabricating a resistor in a semiconductor device substantially as herein described.
CLAIMS Amendments to the claims have been filed, and have the following effect: Claims 2 to 12 above have been deleted or textually amended.
New or textually amended claims have been filed as follows: Claim 13 above has been re-numbered as
14.
2. The process defined by Claim 1 wherein said semi-insulative film is comprised of silicon-enriched silicon nitride.
3. A process for fabricating an integrated circuit resistor between two conductive regions which are separated by an insulative layer, comprising the steps of: forming a first conductive region on a substrate; forming a first insulative layer on said first conductive region; opening a window in said first insulative layer; forming a semi-insulative film, comprised of silicon-enriched silicon nitride having a mixture of silane, nitrogen and ammonia and formed by a plasma enhanced chemical vapor deposition technique in said window, said film contacting said first conductive region; forming a second conductive region on said film; whereby a resistor element is fabricated between said conductive regions.
9. The process defined by Claim 8 wherein said second conductive layer is comprised of a layer of titanium on said Si-rich silicon nitride film and a layer of aluminum-silicon on said titanium layer.
10. The process defined by Claim 9 further comprising the steps of: forming a second insulative layer on said first insulative layer prior to opening said window; and opening said window in both said insulative layer.
11. A process for fabricating an integrated circuit resistor comprising the steps of: growing a gate-oxide layer on a substrate; removing a portion of said gate-oxide layer to expose said substrate; forming a polysilicon layer on said gate-oxide and said portion of exposed substrate; doping said polysilicon layer by phosphorus diffusion wherein a buried contact region is formed in said portion of exposed substrate; forming a layer of tungsten-silicon on said polysilicon layer; growing an oxide layer on said tungstensilicon layer; forming an insulative layer on said oxide layer; opening a window in said insulative layer and said oxide layer, wherein said opening extends to said tungsten-silicon layer;; forming a film of silicon-rich silicon nitride in said window, said silicon-rich silicon nitride film being deposited in said window using a plasma enhanced chemical vapor deposition technique, said silicon-rich silicon nitride film contacting said tungsten-silicon layer; forming a conductive layer on said siliconrich silicon nitride film, said conductive layer having a titanium layer and an aluminum-silicon layer; whereby a resistor element is fabricated between two conductors in an integrated circuit.
12. The process defined by Claim 11 wherein said insulating layer is comprised of a material selected from the group consisting of phosphorus glass and borophosphosilicate glass.
GB8623954A 1986-02-03 1986-10-06 Plasma enhanced chemical vapor deposited vertical resistor Expired GB2186116B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US82531486A 1986-02-03 1986-02-03

Publications (3)

Publication Number Publication Date
GB8623954D0 GB8623954D0 (en) 1986-11-12
GB2186116A true GB2186116A (en) 1987-08-05
GB2186116B GB2186116B (en) 1989-11-22

Family

ID=25243686

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8623954A Expired GB2186116B (en) 1986-02-03 1986-10-06 Plasma enhanced chemical vapor deposited vertical resistor

Country Status (4)

Country Link
JP (1) JPS62186557A (en)
CN (1) CN1005880B (en)
DE (1) DE3702409A1 (en)
GB (1) GB2186116B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7294553B2 (en) * 2002-05-29 2007-11-13 Infineon Technologies Ag Plasma-enhanced chemical vapour deposition process for depositing silicon nitride or silicon oxynitride, process for producing one such layer arrangement, and layer arrangement
CN112713124A (en) * 2019-10-25 2021-04-27 三菱电机株式会社 Semiconductor device with a plurality of semiconductor chips

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62291956A (en) * 1986-06-12 1987-12-18 Matsushita Electric Ind Co Ltd Semiconductor device
JPH0727980B2 (en) * 1988-07-19 1995-03-29 三菱電機株式会社 Semiconductor device having high resistance layer
WO1999055077A1 (en) 1998-04-21 1999-10-28 Sony Corporation Horizontal deflection circuit
CN106463531B (en) * 2014-06-18 2021-08-17 英特尔公司 Columnar resistor structure for integrated circuit

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1488728A (en) * 1974-06-18 1977-10-12 Sony Corp Thin film resistors
EP0122659A2 (en) * 1983-04-06 1984-10-24 Koninklijke Philips Electronics N.V. Method of manufacturing a high resistance layer having a low temperature coefficient of resistance and semiconductor device having such high resistance layer
EP0165538A2 (en) * 1984-06-22 1985-12-27 International Business Machines Corporation A resistor for a group III-V intermetallic compound semiconductor integrated circuit

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1488728A (en) * 1974-06-18 1977-10-12 Sony Corp Thin film resistors
EP0122659A2 (en) * 1983-04-06 1984-10-24 Koninklijke Philips Electronics N.V. Method of manufacturing a high resistance layer having a low temperature coefficient of resistance and semiconductor device having such high resistance layer
EP0165538A2 (en) * 1984-06-22 1985-12-27 International Business Machines Corporation A resistor for a group III-V intermetallic compound semiconductor integrated circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
S.M.SZE, VLSI TECHNOLOGY 1983 MCGRAW-HILL *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7294553B2 (en) * 2002-05-29 2007-11-13 Infineon Technologies Ag Plasma-enhanced chemical vapour deposition process for depositing silicon nitride or silicon oxynitride, process for producing one such layer arrangement, and layer arrangement
CN112713124A (en) * 2019-10-25 2021-04-27 三菱电机株式会社 Semiconductor device with a plurality of semiconductor chips
US20210125889A1 (en) * 2019-10-25 2021-04-29 Mitsubishi Electric Corporation Semiconductor device

Also Published As

Publication number Publication date
DE3702409A1 (en) 1987-08-06
GB2186116B (en) 1989-11-22
JPS62186557A (en) 1987-08-14
CN86107982A (en) 1987-08-12
GB8623954D0 (en) 1986-11-12
CN1005880B (en) 1989-11-22

Similar Documents

Publication Publication Date Title
US4755480A (en) Method of making a silicon nitride resistor using plasma enhanced chemical vapor deposition
US4786612A (en) Plasma enhanced chemical vapor deposited vertical silicon nitride resistor
US4312680A (en) Method of manufacturing submicron channel transistors
US4373249A (en) Method of manufacturing a semiconductor integrated circuit device
US4621276A (en) Buried contacts for N and P channel devices in an SOI-CMOS process using a single N+polycrystalline silicon layer
EP0460833B1 (en) Method of fabricating a field effect device with polycrystaline silicon channel
EP0034910A1 (en) A method of manufacturing a semiconductor device, and a device so manufactured
US4364166A (en) Semiconductor integrated circuit interconnections
US4785341A (en) Interconnection of opposite conductivity type semiconductor regions
EP0181344A1 (en) Method of transferring impurities between differently doped semiconductor regions.
US4985746A (en) Semiconductor device and method of production
CA1149950A (en) Single polycrystalline silicon memory cell
US4878100A (en) Triple-implanted drain in transistor made by oxide sidewall-spacer method
IE51323B1 (en) Method of manufacturing a semiconductor device
EP0173245B1 (en) Semiconductor memory device having a polycrystalline silicon layer
US4425379A (en) Polycrystalline silicon Schottky diode array
US4433471A (en) Method for the formation of high density memory cells using ion implantation techniques
EP0080730A2 (en) Semiconductor device with wiring layers and method of manufacturing the same
JP3213909B2 (en) Resistor and method of manufacturing the same
US5061645A (en) Method of manufacturing a bipolar transistor
US4447823A (en) SOS p--n Junction device with a thick oxide wiring insulation layer
CA1150416A (en) Semiconductor device and method for production thereof
US5116780A (en) Method of manufacturing a semiconductor device having improved contact resistance characteristics
EP0078220B1 (en) Polycrystalline silicon interconnections for bipolar transistor flip-flop
GB2186116A (en) Plasma enhanced chemical vapor deposited vertical resistor

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee

Effective date: 19931006