GB2052815A - Digital frequency multiplier - Google Patents

Digital frequency multiplier Download PDF

Info

Publication number
GB2052815A
GB2052815A GB8016923A GB8016923A GB2052815A GB 2052815 A GB2052815 A GB 2052815A GB 8016923 A GB8016923 A GB 8016923A GB 8016923 A GB8016923 A GB 8016923A GB 2052815 A GB2052815 A GB 2052815A
Authority
GB
United Kingdom
Prior art keywords
counter
multiplier
frequency
source
clock pulses
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8016923A
Other versions
GB2052815B (en
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micro Consultants Ltd
Original Assignee
Micro Consultants Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micro Consultants Ltd filed Critical Micro Consultants Ltd
Priority to GB8016923A priority Critical patent/GB2052815B/en
Publication of GB2052815A publication Critical patent/GB2052815A/en
Application granted granted Critical
Publication of GB2052815B publication Critical patent/GB2052815B/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/60Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
    • G06F7/68Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using pulse rate multipliers or dividers pulse rate multipliers or dividers per se

Abstract

A digital frequency multiplier which includes a counter 2 for counting the number of clock pulses from generator 5 having first been divided by N in divider 6. The counter 2 establishes the number of these pulses which occur during a cycle of the incoming frequency and this number is compared in comparator 3 with the count from a further clock counter 4. Typically when coincidence occurs a change of state of comparator 3 results and as this coincidence will occur N times during a cycle of the incoming frequency, the output repetition frequency from comparator 3 will be N times the incoming frequency. Although division is shown prior to counter 2 this can be provided after this counter by using an arithmetic divider. <IMAGE>

Description

SPECIFICATION Digital frequency multiplier The invention relates to a frequency multiplier system and more particularly to a digital frequency multiplier system suitable for handling a varying input frequency signal typically at relatively low frequencies.
In known frequency multiplication systems use is made of phase locked loops or voltage to frequency and frequency to voltage conversion. Phase locked loop (PLL) techniques commonly used for frequency multiplication have certain drawbacks. The principle drawback at low frequencies is the loop response time due to the low pass filter used in the feedback loop of the PLL. This effectively means that at very low input frequencies the frequency produced by the PLL may drift considerably. Also phase locked loops cannot readily cope with high dynamic ranges coupled with high multiplication factors. For these to be correctly implemented high response times are required which are unacceptable. The further disadvantage is that the phase locked loop is essentially an analogue system and this gives a poor performance when the temperature of the system is subject to change.
The other common method of frequency multiplying is to convert the input frequency to an analogue voltage, process this voltage, probably with an op-amp, and then convert this voltage to a higher frequency using a V/F converter. Again problems occur at low frequencies-the Frequency to Voltage (F/V) converter cannot produce a steady voltage output. A large amount of ripple is produced which may be easily eliminated using some form of DC filter technique. In so doing the response time of the system becomes too high and again this is unacceptable. This system is also an analogue system and thus suffers in the same way as PLL's.
According to the invention there is provided a digital frequency multiplier comprising: a first path and a second path, a first source of clock pulses and a second source of clock pulses for supplying said first and second paths respectively, first counter means in said first path, said first counter means having a first input for receiving an incoming frequency and for determining the number of pulses occuring from said first source during the period between sequential cycles of said incoming frequency, divider means in said first path for dividing the first clock pulses relative to the incoming rate, second counter means in said second path for counting the number of clock pulses from said second source, and comparator means connected to receive the outputs of the first and second paths respectively to produce an output signal having a repetition frequency which is a multiple of the incoming frequency.
The digital frequency multiplier overcomes the difficulties incurred in the conventional method of frequency multiplication, and two principle advantages are: 1. Fast response time: 1 /input frequency 2. Negligible degradation in performance with changing temperature.
The digital technique also offers predictability in that the performance of the system may be repeated. Also all the parameters relevant to the system's operation may be readily calculated, including output jitter (which is a function of the clock frequency), at all times.
This means that the systems performance does not drift with time-as occurs in the analogue cases.
The system to be described typically can accept any input frequencies from approximately 1 Hz to 1 OKHz and multiply these by an integer from 2 to N to produce an output frequency in the range 2Hz to 1 MHz (practical value).
The invention will now be described by way of example with reference to the accompanying drawings, in which: Figure 1 shows an arrangement for providing the digital frequency multiplier of the invention, Figure 2 shows one arrangement for realising the system of Fig. 1, Figure 3 shows an alternative system to that of Fig. 1.
The digital frequency multiplier arrangement of Fig. 1 includes a counter 2 which receives an incoming frequency fin which is to be multiplied. The counter is effectively gated by the incoming frequency to allow the number of clock pulses produced by clock generator 5 and passed via divider 6 for receipt by counter 2 to be determined during a cycle of the incoming frequency, the clocks being received at a frequency typically substantially higher than fín The clocks from generator 5 are also received by counter 4 which rate is N times that received by counter 2. The output of counter 4 will be the total number of clocks received since the counter 2 was reset.The outputs of counters 2 and 4 are made available to a comparator 3 which effectively produces a change in level when there is a certain relationship (e.g. coincidence) between the number held by counter 2 and that reached by counter 4. Following coincidence between these counts the system elements can be reset as necessary and the operation repeated. The frequency fout will be provided at a rate which will be N times fin. Thus by varying the selection of the ratio in divider 6, the coefficient applied to the input frequency can be varied as desired.
If clock generator 5 provides a fixed frequency for example it would be possible to include an arrangement for varying the selected basic frequency by means of a divider for example as shown by divider block 7 if desired.
The arrangement of Fig. 2 shows one example of how the system of Fig. 1 can be realised.
The incoming frequency Frn is input to the clock counter system 2 shown in broken lines, which includes synchronising latch 20 which is controlled by clocks from clock generator 5.
Generator 5 produces fast clock pulses up to 30MHz for standard TTL logic although this could be increased if ECL logic is used. (The generator 5 also supplies clock pulses to dividing counter 23 and counter 26, as described below).
In this example divider 6 includes a divide by N counter 23 (e.g. 745169 4 bit synchronous counters). Selector block 22 sets the division integer for these counters. The integer value may be set using switches or wire links, 9 switch outputs providing the possibility of up to 512:1 ratio for counter 23. There are 3 x 74S169 counters used to provide a division ratio of 512. Hence the clock may be divided down by any integer between 2 and 512 in this example (2 and N in the general case with suitable modification of the counter capabilities). The output of dividing counter 23 is used to clock the period counter 24 within block 2.The counter 24 counts down from all binary 1 's till reset by the synchronised input pulse derived from Fjn Synchronising block 20 basically comprises a latch which is provided to synchronise the incoming pulses at Fin (typically even mark: space ratio squarewave). The latched output is typically fed via a very fast monostable 21 prior to receipt as the load signal by counter 24. The fast monostable can expediently be constructed by connecting the latched pulse directly to one input of a NAND gate and to the other input of the NAND gate via triple cascaded inverters to provide a pulse of the order of 50ns.
The output of this monostable 21 is used to load the counter 24 (e.g. 4 X 74LS169). The load pulse to these counters only occurs on positive transitions of the incoming frequency hence, in effect, it is measuring the period of this frequency. The output of these counters (i.e. 16 bit number) is then held in a latch 25 (the period latches).
The period latches 25 are updated whenever the period counters are about to be loaded, hence these latches will store the period of the incoming frequency.
The output of the period latches (i.e. 16 bit number) is used to load the counter 26 (e.g.
4 x 74S169) within block 3, 4. These counters are set to count up from the loaded value.
When they reach zero a ripple clock occurs which is used as the output frequency and the value from the period (latches) is again loaded.
Expediently, latching block 27 is provided which is used to inhibit any conflicts between the self loading counters 26 and the clock which updates the latches 25. Thus the latch update is inhibited when an output pulse from counter 26 occurs. Similarly NOR gate 28 is provided to inhibit the fast clock pulses to counter 26 whenever latch block 25 is being loaded to avoid any conflicts resulting in output frequency errors.
The output period is a multiple of the clock period therefore the non linearity caused by the jitter may be precisely determined. Hence the smaller the period the less inaccuracy in linearity. Thus to ensure accuracy in the output frequency, the frequency of the fast clock must be kept high.
It can be seen that the digital system requires that one clock rate is N times the other where N is an integer.
In the example shown this is achieved by dividing the higher clock rate by means of dividing counter 23 in dependence on the ratio selected by selector switches 22.
Although counters 24 and 26 have been described as counting down and up respectively, these operations could be reversed so that the counter 24 counts up from zero and counter 26 is arranged to count down from all 1's.
An alternative system to that of Figs. 1 and 2 is shown in Fig. 3. In this situation the clocks for counter 2 within Fin period are determined to provide count C, and the clocks for counter 4 are established to provide count C2. Counts C, and C2 can pass via respective modifiers 30 and 31 to coincidence comparator 3. The modifiers can manipulate the counter outputs by means of a control input (e.g. a clock pulse or binary number) so as to modify the relationship between counts C1 and C2 such that fout is changed. Typically modifiers 30, 31 could comprise an arithmetic divider for providing division in dependence on a selected binary number entered as the control.
In such a situation it could be possible for counters 2 and 4 to receive the clock pulses directly from generator 5 of Fig. 1 and to rely on the modifiers to provide the desired ratio for N. In dependence on the values selected for modifiers 30 and 31 it would be possible to provide a ratio between fin and fout which is not an integer.
A microprocessor based configuration could be used to generate this control and may also be expanded to replace some of the hardware functions.

Claims (18)

1. A digital frequency multiplier comprising: a first path and a second path, a first source of clock pulses and a second source of clock pulses for supplying said first and second paths respectively, first counter means in said first path, said first counter means having a first input for receiving an incoming frequency and for determining the number of pulses occuring from said first source during the period between sequential cycles of said incoming frequency, divider means in said first path for dividing the first clock pulses relative to the incoming rate, second counter means in said second path for counting the number of clock pulses from said second source, and comparator means connected to receive the outputs of the first and second paths respectively to produce an output signal having a repetition frequency which is a multiple of the incoming frequency.
2. A multiplier as claimed in claim 1, including common clock generator means for providing said first and second sources of clock pulses.
3. A multiplier as claimed in claim 1 or 2, wherein said divider means is adapted to provide a reduction in the rate of clock pulses from said first source prior to receipt by said first counter means.
4. A multiplier as claimed in any one of claims 1, 2 or 3, wherein modifier means are provided in said second path to allow a multiplication ratio selected to be other than an integer.
5. A multiplier as claimed in any one of claims 1 to 4, wherein said comparator means is adapted to provide a change in the output signal whenever coincidence between the counts from said first and second paths is detected.
6. A multiplier as claimed in any one of claims 1 to 5, wherein said comparator means is integral with said second counter means.
7. A multiplier as claimed in claim 6, wherein the comparator means is adapted to detect the count actually present in the second counter means relative to the count made available to an input of said second counter means.
8. A multiplier as claimed in any one of claims 1 to 7, wherein said divider means includes a clock counter for receiving the pulses from said first source and ratio switches for selecting the desired clock rate reduction produced at the output of said clock counter.
9. A multiplier as claimed in any one of claims 1 to 8, wherein said first counter means includes a period counter for counting the number of clock pulses received at its input during a cycle of the incoming frequency and holding means are provided for holding the counter output for use during a subsequent operation cycle.
10. A multiplier as claimed in claim 9, wherein said holding means comprises a first latch for holding the counter output and a second latch for inhibiting loading of said first latch when a change in output from said comparator means is detected.
11. A multiplier as claimed in any one of claims 1 to 10, wherein synchronising means are provided prior to the first counter means to synchronise the incoming frequency to the clocks from said first source.
12. A multiplier as claimed in claim la, wherein said synchronising means comprises a synchronising latch and includes a monostable circuit connected to said synchronising latch to provide a narrow width synchronising pulse for controlling the first counter means.
13. A multiplier as claimed in any one of claims 1 to 12, wherein said second counter means comprises a down counter adapted to count down from a number dependent on that counted by said first counter means and the comparator means within said counter produces an output pulse when a zero count is detected.
14. A multiplier as claimed in any one of claims 1 to 12, wherein said second counter means comprises an up counter adapted to count up from zero to a predetermined number dependent on that counted from said first counter means and the comparator means within said counter produces an output pulse when the predetermined number is reached.
15. A multiplier as claimed in claim 1, 2 or 3, wherein said divider means is adapted to provide a reduction in the output from said first counter means prior to receipt by said comparator means.
16. A method of digitally multiplying an incoming frequency comprising: providing a first source of clock pulses and a second source of clock pulses for supplying first and second paths respectively, determining the number of pulses in said first path occuring from said first source dur- ing the period between sequential cycles of the incoming frequency, dividing the first clock pulses in said first path relative to the incoming rate, counting the number of clock pulses in said second path from said second source, and comparing the outputs of the first and second paths respectively to detect whenever a predetermined relationship therebetween occurs to produce an output signal having a repetition frequency which is a multiple of the incoming frequency.
17. A digital frequency multiplier substantially as described herein with reference to the accompanying drawings.
18. A method of digitally multiplying an incoming frequency substantially as described herein.
GB8016923A 1979-05-23 1980-05-22 Digital frequency multiplier Expired GB2052815B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB8016923A GB2052815B (en) 1979-05-23 1980-05-22 Digital frequency multiplier

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB7918058 1979-05-23
GB8016923A GB2052815B (en) 1979-05-23 1980-05-22 Digital frequency multiplier

Publications (2)

Publication Number Publication Date
GB2052815A true GB2052815A (en) 1981-01-28
GB2052815B GB2052815B (en) 1983-02-16

Family

ID=26271631

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8016923A Expired GB2052815B (en) 1979-05-23 1980-05-22 Digital frequency multiplier

Country Status (1)

Country Link
GB (1) GB2052815B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3114062A1 (en) * 1981-04-07 1982-10-28 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt Circuit arrangement for clock conversion
GB2136615A (en) * 1983-03-07 1984-09-19 Daniel Garfield Rhythm controller
FR2587565A1 (en) * 1985-09-18 1987-03-20 Electricite De France Electronic frequency multiplier
EP0236108A2 (en) * 1986-03-03 1987-09-09 Stewart Hughes Limited Tacho signal processing
GB2283346A (en) * 1993-10-27 1995-05-03 Philips Electronics Nv Circuit arrangement for frequency multiplication or division
EP3388846A1 (en) * 2017-04-13 2018-10-17 Smart Grid Solutions GmbH Frequency multiplying device
WO2020078927A1 (en) * 2018-10-16 2020-04-23 Smart Grid Solutions Gmbh Architecture of time sampling digital signal processing device based on an application of the frequency multiplying device

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3114062A1 (en) * 1981-04-07 1982-10-28 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt Circuit arrangement for clock conversion
GB2136615A (en) * 1983-03-07 1984-09-19 Daniel Garfield Rhythm controller
US4530267A (en) * 1983-03-07 1985-07-23 Garfield Daniel J Rhythm controller
FR2587565A1 (en) * 1985-09-18 1987-03-20 Electricite De France Electronic frequency multiplier
EP0236108A2 (en) * 1986-03-03 1987-09-09 Stewart Hughes Limited Tacho signal processing
EP0236108A3 (en) * 1986-03-03 1988-07-13 Stewart Hughes Limited Tacho signal processing
GB2283346A (en) * 1993-10-27 1995-05-03 Philips Electronics Nv Circuit arrangement for frequency multiplication or division
GB2283346B (en) * 1993-10-27 1997-12-03 Philips Electronics Nv Film scanning system
US5822229A (en) * 1993-10-27 1998-10-13 U.S. Philips Corporation Circuit arrangement for frequency multiplication
EP3388846A1 (en) * 2017-04-13 2018-10-17 Smart Grid Solutions GmbH Frequency multiplying device
WO2018189310A1 (en) 2017-04-13 2018-10-18 Smart Grid Solutions Gmbh Frequency multiplying device
US11105837B2 (en) 2017-04-13 2021-08-31 Smart Grid Solutions Gmbh Frequency multiplying device
WO2020078927A1 (en) * 2018-10-16 2020-04-23 Smart Grid Solutions Gmbh Architecture of time sampling digital signal processing device based on an application of the frequency multiplying device

Also Published As

Publication number Publication date
GB2052815B (en) 1983-02-16

Similar Documents

Publication Publication Date Title
US4339722A (en) Digital frequency multiplier
CA1173917A (en) Digital frequency divider suitable for a frequency synthesizer
US4030045A (en) Digital double differential phase-locked loop
US5506878A (en) Programmable clock having programmable delay and duty cycle based on a user-supplied reference clock
US8547154B2 (en) Programmable duty cycle selection using incremental pulse widths
EP0373768B1 (en) Digital frequency divider
GB2180708A (en) Phase-comparator lock-detect circuit for a frequency synthesiser
EP0131233B1 (en) High-speed programmable timing generator
KR100313255B1 (en) Combinational delay circuit for a digital frequency multiplier
KR100414864B1 (en) Digital Counter and Digital PLL Circuit
GB2052815A (en) Digital frequency multiplier
US6316982B1 (en) Digital clock with controllable phase skew
EP0474616B1 (en) Apparatus and method for variable ratio frequency division
US3835396A (en) Device for changing frequency of constant amplitude square waves
US4494243A (en) Frequency divider presettable to fractional divisors
US7733152B2 (en) Control signal generating circuit enabling value of period of a generated clock signal to be set as the period of a reference signal multiplied or divided by an arbitrary real number
EP0168426B1 (en) Multiple frequency digital phase locked loop
JPH1198007A (en) Frequency divider
US4396991A (en) Long term response enhancement for digital phase-locked loop
EP0223812A1 (en) Phase modulators
EP0403006B1 (en) Digital phase-locked loop (PLL)
JP2543514B2 (en) Timing signal generator
JPH01136203A (en) Digital primary holding circuit
JPH07120941B2 (en) Digital PLL circuit
JP3729041B2 (en) Clock correction circuit

Legal Events

Date Code Title Description
PCNP Patent ceased through non-payment of renewal fee
732 Registration of transactions, instruments or events in the register (sect. 32/1977)