GB1338309A - Phase synchronisation of electric signals - Google Patents
Phase synchronisation of electric signalsInfo
- Publication number
- GB1338309A GB1338309A GB2176271A GB2176271A GB1338309A GB 1338309 A GB1338309 A GB 1338309A GB 2176271 A GB2176271 A GB 2176271A GB 2176271 A GB2176271 A GB 2176271A GB 1338309 A GB1338309 A GB 1338309A
- Authority
- GB
- United Kingdom
- Prior art keywords
- signal
- oscillator
- line
- produce
- sawtooth
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 239000003990 capacitor Substances 0.000 abstract 3
- 230000001419 dependent effect Effects 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
- G11B20/1407—Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol
- G11B20/1419—Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol to or from biphase level coding, i.e. to or from codes where a one is coded as a transition from a high to a low level during the middle of a bit cell and a zero is encoded as a transition from a low to a high level during the middle of a bit cell or vice versa, e.g. split phase code, Manchester code conversion to or from biphase space or mark coding, i.e. to or from codes where there is a transition at the beginning of every bit cell and a one has no second transition and a zero has a second transition one half of a bit period later or vice versa, e.g. double frequency code, FM code
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US24310A US3599110A (en) | 1970-03-31 | 1970-03-31 | Self-clocking system having a variable frequency oscillator locked to leading edge of data and clock |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| GB1338309A true GB1338309A (en) | 1973-11-21 |
Family
ID=21819928
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB2176271A Expired GB1338309A (en) | 1970-03-31 | 1971-04-19 | Phase synchronisation of electric signals |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US3599110A (enExample) |
| JP (1) | JPS463612A (enExample) |
| CA (1) | CA951383A (enExample) |
| DE (1) | DE2108320A1 (enExample) |
| FR (1) | FR2083976A5 (enExample) |
| GB (1) | GB1338309A (enExample) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3805180A (en) * | 1972-12-27 | 1974-04-16 | A Widmer | Binary-coded signal timing recovery circuit |
| US3806827A (en) * | 1973-07-16 | 1974-04-23 | Honeywell Inc | Frequency locked oscillator system in which input and oscillator frequencies are compared on half-cycle basis |
| US3982194A (en) * | 1975-02-18 | 1976-09-21 | Digital Equipment Corporation | Phase lock loop with delay circuits for relative digital decoding over a range of frequencies |
| US3986125A (en) * | 1975-10-31 | 1976-10-12 | Sperry Univac Corporation | Phase detector having a 360 linear range for periodic and aperiodic input pulse streams |
| US4034309A (en) * | 1975-12-23 | 1977-07-05 | International Business Machines Corporation | Apparatus and method for phase synchronization |
| USRE31851E (en) * | 1977-08-04 | 1985-03-19 | Dickey-John Corporation | Signal processing system |
| US4359734A (en) * | 1977-08-04 | 1982-11-16 | Dickey-John Corporation | Signal processing system |
| US4222013A (en) * | 1978-11-24 | 1980-09-09 | Bowers Thomas E | Phase locked loop for deriving clock signal from aperiodic data signal |
| US4246545A (en) * | 1979-02-02 | 1981-01-20 | Burroughs Corporation | Data signal responsive phase locked loop using averaging and initializing techniques |
| US4745372A (en) * | 1985-10-17 | 1988-05-17 | Matsushita Electric Industrial Co., Ltd. | Phase-locked-loop circuit having a charge pump |
| GB2352941B (en) * | 1999-08-03 | 2004-03-03 | Motorola Ltd | Synchronisation arrangement and method for synchronising a network |
-
1970
- 1970-03-31 US US24310A patent/US3599110A/en not_active Expired - Lifetime
-
1971
- 1971-01-24 JP JP868971A patent/JPS463612A/ja active Pending
- 1971-01-27 CA CA103,749,A patent/CA951383A/en not_active Expired
- 1971-02-16 FR FR7106545A patent/FR2083976A5/fr not_active Expired
- 1971-02-22 DE DE19712108320 patent/DE2108320A1/de active Pending
- 1971-04-19 GB GB2176271A patent/GB1338309A/en not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| US3599110A (en) | 1971-08-10 |
| JPS463612A (enExample) | 1971-11-02 |
| DE2108320A1 (de) | 1971-10-28 |
| FR2083976A5 (enExample) | 1971-12-17 |
| CA951383A (en) | 1974-07-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| GB1367117A (en) | Synchronizing system | |
| CA1014620A (en) | Circuit for generating a single high voltage subnanosecond pulse from a step recovery diode | |
| GB1227711A (enExample) | ||
| GB1256164A (en) | Signal phasecompensation circuits | |
| GB1338309A (en) | Phase synchronisation of electric signals | |
| GB1095944A (en) | Improvements in and relating to devices for synchronizing pulses | |
| GB1469550A (en) | Precision function generator | |
| GB1445725A (en) | Timing circuit | |
| GB1456453A (en) | Phase locked oscillators | |
| GB1345775A (en) | Analogue to digital conferter with automatic calibration | |
| GB1196372A (en) | Improvements in or relating to Frequency and Phase Comparators | |
| GB1256199A (en) | Frequency to direct current converter | |
| GB1348470A (en) | Pulse transmission systems | |
| GB1198155A (en) | Phase Discriminators | |
| GB1466832A (en) | Signal generator | |
| GB1346247A (en) | Vertical synchronizing system | |
| GB1391185A (en) | Frequency measuring circuit | |
| GB1152210A (en) | Synchronizing System | |
| GB1074027A (en) | Signal detection system | |
| GB1534237A (en) | Digital apparatus for setting the voltage across capacitor means | |
| GB1462617A (en) | Analogue to digital converters | |
| GB1069131A (en) | Synchronizing arrangements for television apparatus | |
| GB1342362A (en) | Trigger pulse generator | |
| GB1249556A (en) | Phase comparator and pulse synchronization system using the same | |
| US3739351A (en) | Phase control circuits |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PS | Patent sealed [section 19, patents act 1949] | ||
| PCNP | Patent ceased through non-payment of renewal fee |