GB1114798A - Integrated circuit device with dielectric isolation and method of making the same - Google Patents

Integrated circuit device with dielectric isolation and method of making the same

Info

Publication number
GB1114798A
GB1114798A GB3180466A GB3180466A GB1114798A GB 1114798 A GB1114798 A GB 1114798A GB 3180466 A GB3180466 A GB 3180466A GB 3180466 A GB3180466 A GB 3180466A GB 1114798 A GB1114798 A GB 1114798A
Authority
GB
United Kingdom
Prior art keywords
layer
semi
conductor
substrate
bodies
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
GB3180466A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
CBS Corp
Original Assignee
Westinghouse Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Westinghouse Electric Corp filed Critical Westinghouse Electric Corp
Publication of GB1114798A publication Critical patent/GB1114798A/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76297Dielectric isolation using EPIC techniques, i.e. epitaxial passivated integrated circuit

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)

Abstract

1,114,798. Semi-conductor devices. WESTINGHOUSE ELECTRIC CORPORATION. 15 July, 1966 [9 Aug., 1965; 20 Aug., 1965 (2)], No. 31804/66. Heading H1K. Semi-conductor bodies 10a, b, c which comprise the elements of an integrated circuit device, are supported by a substrate 14 and are insulated from one another and from the substrate 14 at least partially by a layer 12 of material harder than that of the bodies 10a, b, c. The layer 12 may be, for example, of silicon carbide, the semi-conductor bodies being of silicon. The layer 12 is formed by deposition on a semi-conductor block (10), Fig. 2 (not shown) having grooves (11), formed by mechanical scribing or etching and corresponding in shape to the desired configuration of the layer 12, Fig. 5. The deposition of the layer 12 of silicon carbide is preferably by pyrolytic decomposition of methylsilanes or halogenated methylsilanes in an inert atmosphere, or alternatively SiCl 4 and propane may be caused to react together in hydrogen. The substrate 14 is then formed, e.g. by epitaxial deposition over the layer 12. The side of the resulting wafer remote from the substrate 14 is then ground or etched down to the level of the portions of the layer 14 in the bases of the grooves (11), so producing isolated semi-conductor bodies 10a, b, c. The relative hardness of the layer 12 provides a means of indicating when the grinding or etching process has reached the desired stage. The required P or N regions are diffused into the bodies 10a, b, c, which are then coated with an insulating layer 30 of, e.g. silicon dioxide, and the necessary ohmic contacts 24 are made through the layer 30. In order to improve the insulating properties of the layer 12, it may be composite, comprising a layer of silicon dioxide as well as the relatively hard layer of e.g. silicon carbide. In a second embodiment a composite layer is applied to an N-type semi-conductor body (50), Fig. 6 (not shown), having two sets of grooves (56, 58) of differing depth. An N+ layer (55), may be formed by epitaxy or diffusion on the body (50) prior to grooving. This may be replaced by a layer of Ta, Ti or Mo. After deposition of the substrate (64), Fig. 7 (not shown), the body (50) is ground or etched to the level of the relatively hard layer (60) at the bases of the deeper set of grooves (56). Subsequent controlled removal of more material to the required level is then relatively easy. Further embodiments are described, Figs 10, 11 (not shown), in which the semiconductor starting material, on which the relatively hard insulating layer is deposited, is first coated with alternate layers of insulator and semi-conductor. In these embodiments individual semi-conductor elements of the integrated circuit device are insulated from each other by silicon dioxide, groups of elements being insulated by relatively hard layers of silicon carbide. The groups may be separated into individual circuits.
GB3180466A 1965-08-09 1966-07-15 Integrated circuit device with dielectric isolation and method of making the same Expired GB1114798A (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US47831965A 1965-08-09 1965-08-09
US48121565A 1965-08-20 1965-08-20
US48121665A 1965-08-20 1965-08-20

Publications (1)

Publication Number Publication Date
GB1114798A true GB1114798A (en) 1968-05-22

Family

ID=27413439

Family Applications (1)

Application Number Title Priority Date Filing Date
GB3180466A Expired GB1114798A (en) 1965-08-09 1966-07-15 Integrated circuit device with dielectric isolation and method of making the same

Country Status (3)

Country Link
CA (1) CA924820A (en)
DE (1) DE1589062A1 (en)
GB (1) GB1114798A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4161743A (en) * 1977-03-28 1979-07-17 Tokyo Shibaura Electric Co., Ltd. Semiconductor device with silicon carbide-glass-silicon carbide passivating overcoat
US4224636A (en) * 1975-12-24 1980-09-23 Tokyo Shibaura Electric Co., Ltd. Semiconductor device with thermally compensating SiO2 -silicate glass-SiC passivation layer

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3486223T2 (en) * 1983-11-04 1994-03-31 Harris Corp Electrochemical technology for the production of a dielectric insulation structure.

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4224636A (en) * 1975-12-24 1980-09-23 Tokyo Shibaura Electric Co., Ltd. Semiconductor device with thermally compensating SiO2 -silicate glass-SiC passivation layer
US4161743A (en) * 1977-03-28 1979-07-17 Tokyo Shibaura Electric Co., Ltd. Semiconductor device with silicon carbide-glass-silicon carbide passivating overcoat

Also Published As

Publication number Publication date
CA924820A (en) 1973-04-17
DE1589062A1 (en) 1969-09-25

Similar Documents

Publication Publication Date Title
US3976511A (en) Method for fabricating integrated circuit structures with full dielectric isolation by ion bombardment
US4139442A (en) Reactive ion etching method for producing deep dielectric isolation in silicon
US5082793A (en) Method for making solid state device utilizing ion implantation techniques
US4238278A (en) Polycrystalline silicon oxidation method for making shallow and deep isolation trenches
US5236863A (en) Isolation process for VLSI
US4056413A (en) Etching method for flattening a silicon substrate utilizing an anisotropic alkali etchant
USRE26778E (en) Dielectric isolation for monolithic circuit
US3327182A (en) Semiconductor integrated circuit structure and method of making the same
US4044452A (en) Process for making field effect and bipolar transistors on the same semiconductor chip
US4882294A (en) Process for forming an epitaxial layer having portions of different thicknesses
US4074293A (en) High voltage pn junction and semiconductive devices employing same
GB1083273A (en) Semiconductor integrated circuits and method of making the same
US3411200A (en) Fabrication of semiconductor integrated circuits
US3990102A (en) Semiconductor integrated circuits and method of manufacturing the same
US3624467A (en) Monolithic integrated-circuit structure and method of fabrication
US4570330A (en) Method of producing isolated regions for an integrated circuit substrate
US4050979A (en) Process for thinning silicon with special application to producing silicon on insulator
US4032373A (en) Method of manufacturing dielectrically isolated semiconductive device
US3450961A (en) Semiconductor devices with a region having portions of differing depth and concentration
GB1148417A (en) Integrated circuit structures including controlled rectifiers or their structural equivalents and method of making the same
US3767487A (en) Method of producing igfet devices having outdiffused regions and the product thereof
US3928091A (en) Method for manufacturing a semiconductor device utilizing selective oxidation
US3911559A (en) Method of dielectric isolation to provide backside collector contact and scribing yield
US4946800A (en) Method for making solid-state device utilizing isolation grooves
US3579391A (en) Method of producing dielectric isolation for monolithic circuit