FI91107C - Tietojenkäsittely-yksikkö - Google Patents
Tietojenkäsittely-yksikkö Download PDFInfo
- Publication number
- FI91107C FI91107C FI854146A FI854146A FI91107C FI 91107 C FI91107 C FI 91107C FI 854146 A FI854146 A FI 854146A FI 854146 A FI854146 A FI 854146A FI 91107 C FI91107 C FI 91107C
- Authority
- FI
- Finland
- Prior art keywords
- data
- memory means
- bit
- instruction
- generating
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30181—Instruction operation extension or modification
- G06F9/30192—Instruction operation extension or modification according to data descriptor, e.g. dynamic data typing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30145—Instruction analysis, e.g. decoding, instruction word fields
- G06F9/3016—Decoding the operand specifier, e.g. specifier format
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30145—Instruction analysis, e.g. decoding, instruction word fields
- G06F9/3016—Decoding the operand specifier, e.g. specifier format
- G06F9/30167—Decoding the operand specifier, e.g. specifier format of immediate specifier, e.g. constants
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Executing Machine-Instructions (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP22510484 | 1984-10-27 | ||
JP59225104A JPS61103241A (ja) | 1984-10-27 | 1984-10-27 | 情報処理装置 |
Publications (4)
Publication Number | Publication Date |
---|---|
FI854146A0 FI854146A0 (fi) | 1985-10-23 |
FI854146L FI854146L (fi) | 1986-04-28 |
FI91107B FI91107B (fi) | 1994-01-31 |
FI91107C true FI91107C (fi) | 1994-05-10 |
Family
ID=16824041
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
FI854146A FI91107C (fi) | 1984-10-27 | 1985-10-23 | Tietojenkäsittely-yksikkö |
Country Status (8)
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6444544A (en) * | 1987-08-12 | 1989-02-16 | Hitachi Ltd | Program control system |
GB2228597A (en) * | 1989-02-27 | 1990-08-29 | Ibm | Data processor with conditional instructions |
JP2882426B2 (ja) * | 1991-03-29 | 1999-04-12 | 株式会社アドバンテスト | アドレス発生装置 |
JP4424465B2 (ja) * | 2003-06-09 | 2010-03-03 | ソニー株式会社 | 情報機器、情報サーバおよび情報処理プログラム |
JP2006154979A (ja) * | 2004-11-25 | 2006-06-15 | Sony Corp | 浮動小数点数演算回路 |
GB2461849A (en) * | 2008-07-10 | 2010-01-20 | Cambridge Consultants | Push immediate instruction with several operands |
US9003170B2 (en) * | 2009-12-22 | 2015-04-07 | Intel Corporation | Bit range isolation instructions, methods, and apparatus |
JP5625903B2 (ja) | 2010-12-29 | 2014-11-19 | 富士通株式会社 | 演算処理装置および演算処理方法 |
US9207942B2 (en) * | 2013-03-15 | 2015-12-08 | Intel Corporation | Systems, apparatuses,and methods for zeroing of bits in a data element |
GB2534555A (en) | 2015-01-20 | 2016-08-03 | Kathrein Werke Kg | Method and system for the automated alignment of antennas |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5914840B2 (ja) * | 1979-10-19 | 1984-04-06 | 日本電信電話株式会社 | 半導体メモリ試験用パタ−ン発生装置 |
US4418383A (en) * | 1980-06-30 | 1983-11-29 | International Business Machines Corporation | Data flow component for processor and microprocessor systems |
JPS5723110A (en) * | 1980-07-18 | 1982-02-06 | Hitachi Ltd | Sequence controller |
US4467444A (en) * | 1980-08-01 | 1984-08-21 | Advanced Micro Devices, Inc. | Processor unit for microcomputer systems |
US4608634A (en) * | 1982-02-22 | 1986-08-26 | Texas Instruments Incorporated | Microcomputer with offset in store-accumulator operations |
-
1984
- 1984-10-27 JP JP59225104A patent/JPS61103241A/ja active Granted
-
1985
- 1985-10-21 US US06/789,668 patent/US4754424A/en not_active Expired - Lifetime
- 1985-10-23 FI FI854146A patent/FI91107C/fi not_active IP Right Cessation
- 1985-10-24 NO NO854251A patent/NO171816C/no not_active IP Right Cessation
- 1985-10-25 DE DE8585113584T patent/DE3586709T2/de not_active Expired - Lifetime
- 1985-10-25 AU AU49059/85A patent/AU584933B2/en not_active Expired
- 1985-10-25 EP EP85113584A patent/EP0180157B1/en not_active Expired - Lifetime
- 1985-10-26 CN CN85107899.0A patent/CN1004306B/zh not_active Expired
Also Published As
Publication number | Publication date |
---|---|
US4754424A (en) | 1988-06-28 |
CN85107899A (zh) | 1986-04-10 |
FI854146L (fi) | 1986-04-28 |
FI91107B (fi) | 1994-01-31 |
JPH034936B2 (US06437790-20020820-M00002.png) | 1991-01-24 |
NO854251L (no) | 1986-04-28 |
NO171816C (no) | 1993-05-05 |
JPS61103241A (ja) | 1986-05-21 |
EP0180157A2 (en) | 1986-05-07 |
EP0180157B1 (en) | 1992-09-30 |
AU4905985A (en) | 1986-05-01 |
DE3586709T2 (de) | 1993-05-06 |
AU584933B2 (en) | 1989-06-08 |
NO171816B (no) | 1993-01-25 |
CN1004306B (zh) | 1989-05-24 |
EP0180157A3 (en) | 1989-01-25 |
DE3586709D1 (de) | 1992-11-05 |
FI854146A0 (fi) | 1985-10-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3949370A (en) | Programmable logic array control section for data processing system | |
US5742805A (en) | Method and apparatus for a single history register based branch predictor in a superscalar microprocessor | |
US4675809A (en) | Data processing system for floating point data having a variable length exponent part | |
EP0118781A2 (en) | Control flow parallel computer system | |
EP0011442A1 (en) | Data processing system having an integrated stack and register machine architecture | |
EP0248436A2 (en) | Method of and apparatus for processing data | |
JPS61122747A (ja) | デ−タ処理装置 | |
US4317170A (en) | Microinstruction controlled data processing system including micro-instructions with data align control feature | |
US4584642A (en) | Logic simulation apparatus | |
FI91107C (fi) | Tietojenkäsittely-yksikkö | |
US4388682A (en) | Microprogrammable instruction translator | |
CA1201534A (en) | Indexed-indirect addressing using prefix codes | |
US5524251A (en) | Microcomputer having ALU performing min and max operations | |
US4644464A (en) | Graph manager for a reduction processor evaluating programs stored as binary directed graphs employing variable-free applicative language codes | |
EP0626640A1 (en) | Program translator with selective data value amendment and processor with data extension instructions | |
US4237545A (en) | Programmable sequential logic | |
US6513053B1 (en) | Data processing circuit and method for determining the first and subsequent occurences of a predetermined value in a sequence of data bits | |
EP0234187B1 (en) | Programmably controlled shifting mechanism in a programmable unit having variable data path widths | |
US6081869A (en) | Bit-field peripheral | |
US5542080A (en) | Method for controlling execution of data driven type information processor | |
JPH08166880A (ja) | コンピュータ | |
EP0177268A2 (en) | Programmable data path width in a programmable unit having plural levels of subinstructions sets | |
JPH0831033B2 (ja) | データ処理装置 | |
JPS62259140A (ja) | アドレス生成回路 | |
JP3033597B2 (ja) | プライオリティーエンコーダ及びこれを用いた半導体集積回路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FG | Patent granted |
Owner name: NEC CORPORATION |
|
BB | Publication of examined application | ||
FG | Patent granted |
Owner name: NEC CORPORATION |
|
MA | Patent expired |