FI7354U1 - JTAG-testningsarrangemang för en integrerad krets - Google Patents

JTAG-testningsarrangemang för en integrerad krets

Info

Publication number
FI7354U1
FI7354U1 FI20050328U FIU20050328U FI7354U1 FI 7354 U1 FI7354 U1 FI 7354U1 FI 20050328 U FI20050328 U FI 20050328U FI U20050328 U FIU20050328 U FI U20050328U FI 7354 U1 FI7354 U1 FI 7354U1
Authority
FI
Finland
Prior art keywords
integrated circuit
testing arrangement
jtag testing
jtag
arrangement
Prior art date
Application number
FI20050328U
Other languages
English (en)
Finnish (fi)
Inventor
Mikko Simonen
Ilkka Reis
Original Assignee
Patria Systems Oy
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Patria Systems Oy filed Critical Patria Systems Oy
Priority to FI20050328U priority Critical patent/FI7354U1/sv
Publication of FIU20050328U0 publication Critical patent/FIU20050328U0/sv
Priority to PCT/FI2006/050438 priority patent/WO2007042622A1/en
Application granted granted Critical
Publication of FI7354U1 publication Critical patent/FI7354U1/sv

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318516Test of programmable logic devices [PLDs]
    • G01R31/318519Test of field programmable gate arrays [FPGA]
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318558Addressing or selecting of subparts of the device under test
FI20050328U 2005-10-12 2005-10-12 JTAG-testningsarrangemang för en integrerad krets FI7354U1 (sv)

Priority Applications (2)

Application Number Priority Date Filing Date Title
FI20050328U FI7354U1 (sv) 2005-10-12 2005-10-12 JTAG-testningsarrangemang för en integrerad krets
PCT/FI2006/050438 WO2007042622A1 (en) 2005-10-12 2006-10-12 A jtag testing arrangement for an integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
FI20050328U FI7354U1 (sv) 2005-10-12 2005-10-12 JTAG-testningsarrangemang för en integrerad krets

Publications (2)

Publication Number Publication Date
FIU20050328U0 FIU20050328U0 (sv) 2005-10-12
FI7354U1 true FI7354U1 (sv) 2007-01-12

Family

ID=35185302

Family Applications (1)

Application Number Title Priority Date Filing Date
FI20050328U FI7354U1 (sv) 2005-10-12 2005-10-12 JTAG-testningsarrangemang för en integrerad krets

Country Status (2)

Country Link
FI (1) FI7354U1 (sv)
WO (1) WO2007042622A1 (sv)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2331979B1 (en) * 2008-09-26 2012-07-04 Nxp B.V. Method for testing a partially assembled multi-die device, integrated circuit die and multi-die device
CN102404167B (zh) * 2011-11-03 2014-02-19 清华大学 基于变量依赖的并行扩展有限状态机的协议测试生成方法
CN102707919A (zh) * 2012-05-28 2012-10-03 上海海事大学 一种使用有限状态机控制fifo之间读写的装置及方法

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6191603B1 (en) * 1999-01-08 2001-02-20 Agilent Technologies Inc. Modular embedded test system for use in integrated circuits
US6886121B2 (en) * 2000-01-18 2005-04-26 Cadence Design Systems, Inc. Hierarchical test circuit structure for chips with multiple circuit blocks
US7080789B2 (en) * 2003-05-09 2006-07-25 Stmicroelectronics, Inc. Smart card including a JTAG test controller and related methods

Also Published As

Publication number Publication date
FIU20050328U0 (sv) 2005-10-12
WO2007042622A1 (en) 2007-04-19

Similar Documents

Publication Publication Date Title
DE602006016445D1 (de) Testsockel für integrierte schaltungen
DE602006002141D1 (de) Gassack für einen Airbag
DE502006000019D1 (de) Integrieter Schaltkreis
GB0514921D0 (en) An inspection device
DE602007013340D1 (de) Geräteeinschub für einen Luftleistungsschalter
DE602006019676D1 (de) Erfassungsschaltung für Magnetfelddetektor
FI20055225A0 (sv) Gångjärnsstruktur för en elektronikanordning
GB0514920D0 (en) An inspection device
NO20050592A (no) Apparat for strømningsmåling
DE602007006702D1 (de) Stromschutzschaltung für eine integrierte Schaltung
DE602006002691D1 (de) Haltevorrichtung für einen Airbagmodul
DE602006011224D1 (de) Elektronisches Gerät
NL1032545A1 (nl) MRI-inrichting.
ATE494533T1 (de) Messfühleranordnung
FI20045312A (sv) Testförfarande för elektroniska anordningar
DE602006002880D1 (de) Schnelle P-Domino-Registerschaltung
HK1142682A1 (en) Integrated circuit probe card analyzer
FI7354U1 (sv) JTAG-testningsarrangemang för en integrerad krets
DK1795984T3 (da) Funktionalitetstestfremgangsmåde
DE602006009321D1 (de) Sicherung des Testmodus eines integrierten Schaltkreises
FI20051228A0 (sv) Komponentlåda med mikrokrets
DE602006004811D1 (de) Prüfvorrichtung
DE602005011967D1 (de) JTAG Port
DE112007001583A5 (de) Schaltungsträgervorrichtung
DE502005011235D1 (de) Prüfstand

Legal Events

Date Code Title Description
PC Transfer of assignment of patent

Owner name: PATRIA SYSTEMS OY

Free format text: PATRIA SYSTEMS OY

FGU Utility model registered

Ref document number: 7354

Country of ref document: FI