ES2688878T3 - Modo de direccionamiento vertical de elementos indirecto vectorial con permutación horizontal - Google Patents

Modo de direccionamiento vertical de elementos indirecto vectorial con permutación horizontal Download PDF

Info

Publication number
ES2688878T3
ES2688878T3 ES14730231.9T ES14730231T ES2688878T3 ES 2688878 T3 ES2688878 T3 ES 2688878T3 ES 14730231 T ES14730231 T ES 14730231T ES 2688878 T3 ES2688878 T3 ES 2688878T3
Authority
ES
Spain
Prior art keywords
vector
elements
data values
register
permutation control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
ES14730231.9T
Other languages
English (en)
Spanish (es)
Inventor
Ajay Anant Ingle
David J. HOYLE
Marc M. HOFFMAN
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Inc
Original Assignee
Qualcomm Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Inc filed Critical Qualcomm Inc
Application granted granted Critical
Publication of ES2688878T3 publication Critical patent/ES2688878T3/es
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/76Architectures of general purpose stored program computers
    • G06F15/80Architectures of general purpose stored program computers comprising an array of processing units with common control, e.g. single instruction multiple data processors
    • G06F15/8053Vector processors
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/30018Bit or string instructions
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/30032Movement instructions, e.g. MOVE, SHIFT, ROTATE, SHUFFLE
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/30007Arrangements for executing specific machine instructions to perform operations on data operands
    • G06F9/30036Instructions to perform operations on packed data, e.g. vector, tile or matrix operations
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30098Register arrangements
    • G06F9/30105Register structure
    • G06F9/30109Register structure having multiple operands in a single register

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Mathematical Physics (AREA)
  • Computing Systems (AREA)
  • Complex Calculations (AREA)
  • Advance Control (AREA)
  • Executing Machine-Instructions (AREA)
ES14730231.9T 2013-03-15 2014-03-12 Modo de direccionamiento vertical de elementos indirecto vectorial con permutación horizontal Active ES2688878T3 (es)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201313834785 2013-03-15
US13/834,785 US9639503B2 (en) 2013-03-15 2013-03-15 Vector indirect element vertical addressing mode with horizontal permute
PCT/US2014/023849 WO2014150636A1 (en) 2013-03-15 2014-03-12 Vector indirect element vertical addressing mode with horizontal permute

Publications (1)

Publication Number Publication Date
ES2688878T3 true ES2688878T3 (es) 2018-11-07

Family

ID=50942769

Family Applications (1)

Application Number Title Priority Date Filing Date
ES14730231.9T Active ES2688878T3 (es) 2013-03-15 2014-03-12 Modo de direccionamiento vertical de elementos indirecto vectorial con permutación horizontal

Country Status (8)

Country Link
US (1) US9639503B2 (OSRAM)
EP (1) EP2972792B1 (OSRAM)
JP (1) JP6577450B2 (OSRAM)
KR (1) KR101778175B1 (OSRAM)
CN (1) CN105009075B (OSRAM)
ES (1) ES2688878T3 (OSRAM)
HU (1) HUE040269T2 (OSRAM)
WO (1) WO2014150636A1 (OSRAM)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9645820B2 (en) * 2013-06-27 2017-05-09 Intel Corporation Apparatus and method to reserve and permute bits in a mask register
US10445092B2 (en) * 2014-12-27 2019-10-15 Intel Corporation Method and apparatus for performing a vector permute with an index and an immediate
US11544214B2 (en) 2015-02-02 2023-01-03 Optimum Semiconductor Technologies, Inc. Monolithic vector processor configured to operate on variable length vectors using a vector length register
GB2540939B (en) 2015-07-31 2019-01-23 Advanced Risc Mach Ltd An apparatus and method for performing a splice operation
TWI724066B (zh) * 2015-12-24 2021-04-11 美商英特爾股份有限公司 分散縮減指令
WO2017107124A1 (en) * 2015-12-24 2017-06-29 Intel Corporation Scatter reduction instruction
CN111580864B (zh) * 2016-01-20 2024-05-07 中科寒武纪科技股份有限公司 一种向量运算装置及运算方法
US10762164B2 (en) 2016-01-20 2020-09-01 Cambricon Technologies Corporation Limited Vector and matrix computing device
WO2018158603A1 (en) * 2017-02-28 2018-09-07 Intel Corporation Strideshift instruction for transposing bits inside vector register
EP3602276A1 (en) * 2017-03-31 2020-02-05 Intel Corporation Method and apparatus for converting scatter control elements to gather control elements used to sort vector data elements
US11900111B2 (en) 2021-09-24 2024-02-13 Qualcomm Incorporated Permutation instruction

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5933650A (en) 1997-10-09 1999-08-03 Mips Technologies, Inc. Alignment and ordering of vector elements for single instruction multiple data processing
US7197625B1 (en) 1997-10-09 2007-03-27 Mips Technologies, Inc. Alignment and ordering of vector elements for single instruction multiple data processing
US6233671B1 (en) * 1998-03-31 2001-05-15 Intel Corporation Staggering execution of an instruction by dividing a full-width macro instruction into at least two partial-width micro instructions
US5996057A (en) * 1998-04-17 1999-11-30 Apple Data processing system and method of permutation with replication within a vector register file
US6446198B1 (en) * 1999-09-30 2002-09-03 Apple Computer, Inc. Vectorized table lookup
US6665790B1 (en) * 2000-02-29 2003-12-16 International Business Machines Corporation Vector register file with arbitrary vector addressing
US7739319B2 (en) 2001-10-29 2010-06-15 Intel Corporation Method and apparatus for parallel table lookup using SIMD instructions
JP3845711B2 (ja) 2001-11-08 2006-11-15 独立行政法人 日本原子力研究開発機構 ベクトル計算機上での間接アドレス参照を含む加算の高速処理方法、プログラム及びそれを用いたベクトル計算機
US20030167460A1 (en) 2002-02-26 2003-09-04 Desai Vipul Anil Processor instruction set simulation power estimation method
CN101061460B (zh) 2004-09-21 2011-03-30 Nxp股份有限公司 用于混移运算的微处理器设备和方法
US8161271B2 (en) 2007-07-11 2012-04-17 International Business Machines Corporation Store misaligned vector with permute
US8140932B2 (en) 2007-11-26 2012-03-20 Motorola Mobility, Inc. Data interleaving circuit and method for vectorized turbo decoder
GB2456775B (en) 2008-01-22 2012-10-31 Advanced Risc Mach Ltd Apparatus and method for performing permutation operations on data
US9513905B2 (en) 2008-03-28 2016-12-06 Intel Corporation Vector instructions to enable efficient synchronization and parallel reduction operations
JP5633122B2 (ja) 2009-06-16 2014-12-03 富士通セミコンダクター株式会社 プロセッサ及び情報処理システム
US20120047344A1 (en) 2010-08-17 2012-02-23 Sheaffer Gad S Methods and apparatuses for re-ordering data
US20120060016A1 (en) 2010-09-07 2012-03-08 International Business Machines Corporation Vector Loads from Scattered Memory Locations
US20120260062A1 (en) 2011-04-07 2012-10-11 International Business Machines Corporation System and method for providing dynamic addressability of data elements in a register file with subword parallelism
US9766887B2 (en) * 2011-12-23 2017-09-19 Intel Corporation Multi-register gather instruction
US10055225B2 (en) * 2011-12-23 2018-08-21 Intel Corporation Multi-register scatter instruction
DE112012007063B4 (de) * 2012-12-26 2022-12-15 Intel Corp. Zusammenfügen von benachbarten Sammel-/Streuoperationen

Also Published As

Publication number Publication date
US20140281372A1 (en) 2014-09-18
KR20150132364A (ko) 2015-11-25
CN105009075B (zh) 2018-04-03
EP2972792A1 (en) 2016-01-20
US9639503B2 (en) 2017-05-02
JP6577450B2 (ja) 2019-09-18
KR101778175B1 (ko) 2017-09-13
HUE040269T2 (hu) 2019-02-28
JP2016511491A (ja) 2016-04-14
EP2972792B1 (en) 2018-07-25
CN105009075A (zh) 2015-10-28
WO2014150636A1 (en) 2014-09-25

Similar Documents

Publication Publication Date Title
ES2688878T3 (es) Modo de direccionamiento vertical de elementos indirecto vectorial con permutación horizontal
US10108417B2 (en) Storing narrow produced values for instruction operands directly in a register map in an out-of-order processor
ES2560258T3 (es) Procedimiento y aparato para habilitar la señalización cooperativa de una interrupción de bus compartido en un sub-sistema de memoria de rangos múltiples
CN106537330B (zh) 通过使用数据索引化累加器使标量操作并行化的方法和处理器
CN105390162B (zh) 包括纠错解码器的存储装置和纠错解码器的操作方法
JP2001273277A (ja) 演算処理システム、演算処理方法およびそのプログラム格納装置
KR20170024193A (ko) 디스플레이 장치, 이를 포함하는 모바일 장치 및 디스플레이 장치의 동작 방법
ATE465453T1 (de) Dma-übertragung von datensätzen und ein exklusives oder (xor) der datensätze
JP2015534659A (ja) 状態機械エンジンをプログラミングするための方法およびデバイス
TW200937283A (en) Processor apparatus and conditional branch processing method
US20150052330A1 (en) Vector arithmetic reduction
CN111563281B (zh) 一种支持多种加解密算法的处理器及其实现方法
JP2016192212A (ja) Fifoロード命令
US20150310933A1 (en) Configurable Test Address And Data Generation For Multimode Memory Built-In Self-Testing
JP2018523245A (ja) Simd命令を使用したテーブルルックアップ
US20160231937A1 (en) Hardware interface component and method therefor
US11263018B2 (en) Vector processor and control method therefor
TW201342211A (zh) 用以在256位元資料路徑中執行jh密碼雜湊技術之指令
ATE514135T1 (de) Vefahren und apparat zur bit-serialer verbindung von hochparallelen prozessormatrizen mit speichermatrizen
CN106155567A (zh) 存储器装置及其操作方法
ES2967320T3 (es) Almacenamiento de datos en direcciones de memoria contiguas
US11307795B2 (en) Electronic processing devices and memory control methods thereof
RU2005120896A (ru) Устройство поиска информации
CN109219798A (zh) 分支目标预测器
UA109713C2 (xx) Система баз знань