EP3916810A1 - Halbleiterbauelement und verfahren zur herstellung davon - Google Patents
Halbleiterbauelement und verfahren zur herstellung davon Download PDFInfo
- Publication number
- EP3916810A1 EP3916810A1 EP20177180.5A EP20177180A EP3916810A1 EP 3916810 A1 EP3916810 A1 EP 3916810A1 EP 20177180 A EP20177180 A EP 20177180A EP 3916810 A1 EP3916810 A1 EP 3916810A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- region
- semiconductor
- regions
- semiconductor device
- layers
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 467
- 238000000034 method Methods 0.000 title claims description 6
- 230000000295 complement effect Effects 0.000 claims abstract description 12
- 239000004020 conductor Substances 0.000 claims description 5
- 238000004519 manufacturing process Methods 0.000 claims description 4
- 239000002019 doping agent Substances 0.000 description 18
- 210000000746 body region Anatomy 0.000 description 17
- 230000000903 blocking effect Effects 0.000 description 12
- 230000015556 catabolic process Effects 0.000 description 8
- 239000000463 material Substances 0.000 description 7
- 239000002800 charge carrier Substances 0.000 description 4
- 239000012777 electrically insulating material Substances 0.000 description 4
- 238000009413 insulation Methods 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- 230000001419 dependent effect Effects 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 239000010941 cobalt Substances 0.000 description 2
- 229910017052 cobalt Inorganic materials 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- UGACIEPFGXRWCH-UHFFFAOYSA-N [Si].[Ti] Chemical compound [Si].[Ti] UGACIEPFGXRWCH-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- -1 for example Substances 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- PEUPIGGLJVUNEU-UHFFFAOYSA-N nickel silicon Chemical compound [Si].[Ni] PEUPIGGLJVUNEU-UHFFFAOYSA-N 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- WNUPENMBHHEARK-UHFFFAOYSA-N silicon tungsten Chemical compound [Si].[W] WNUPENMBHHEARK-UHFFFAOYSA-N 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/063—Reduced surface field [RESURF] pn-junction structures
- H01L29/0634—Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/761—PN junctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/098—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being PN junction gate field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
- H01L29/0692—Surface layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
- H01L29/0692—Surface layout
- H01L29/0696—Surface layout of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1066—Gate region of field-effect devices with PN junction gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/402—Field plates
- H01L29/404—Multiple field plate structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66893—Unipolar field-effect transistors with a PN junction gate, i.e. JFET
- H01L29/66901—Unipolar field-effect transistors with a PN junction gate, i.e. JFET with a PN homojunction gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/80—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
- H01L29/808—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a PN junction gate, e.g. PN homojunction gate
Definitions
- This disclosure in general relates to a semiconductor device, in particular a semiconductor device with a transistor arrangement.
- transistor arrangements include a plurality of transistor devices formed in a semiconductor body.
- a superjunction transistor device usually includes at least one drift region of a first doping type (conductivity type) and a compensation region of a second doping type (conductivity type) complementary to the first doping type.
- the drift region and the compensation region are connected such that in an on-state (switched on state) of the transistor device a current can flow in the drift region, while in the off-state (switched off state) a depletion region expands in the drift region and the compensation region that prevents a current flow through the drift region.
- a transistor arrangement including a plurality of superjunction transistor devices therefore, includes a plurality of drift regions and compensation regions.
- the drift regions and compensation regions of a transistor arrangement may be implemented as a layer stack with a plurality of first semiconductor layers of the first doping type and a plurality of second semiconductor layers of the second doping type.
- One example relates to a semiconductor device including a layer stack with a plurality of first semiconductor layers of a first doping type and a plurality of second semiconductor layers of a second doping type complementary to the first doping type, wherein the first semiconductor layers and the second semiconductor layers are arranged alternatingly between a first surface and a second surface of the layer stack.
- the device further includes a first semiconductor region of a first semiconductor device adjoining the plurality of first semiconductor layers, wherein the first semiconductor region has a first end arranged in a first region of the semiconductor device and extends from its first end and from the first region in a first horizontal direction into a second region of the semiconductor device.
- the device further includes a plurality of second semiconductor regions of the first semiconductor device, wherein each of the plurality of semiconductor regions adjoins at least one of the plurality of second semiconductor layers, and wherein a first number of the plurality of second semiconductor regions is arranged in the first region and a second number of the plurality of second semiconductor regions is arranged in the second region of the semiconductor device.
- the device further includes a third semiconductor region of the first semiconductor device, adjoining the plurality of first semiconductor layers, wherein the first semiconductor region extends from the first region into the second region of the semiconductor device and is spaced apart from the third semiconductor region, and wherein the plurality of second semiconductor regions is arranged between the third semiconductor region and the first semiconductor region, and is spaced apart from the third semiconductor region and the first semiconductor region.
- the device further includes a fourth semiconductor region of the first semiconductor device, adjoining the plurality of first semiconductor layers, wherein the fourth semiconductor region is spaced apart from the first semiconductor region, and is arranged in the first region of the semiconductor device between the first end of the first semiconductor region and the third semiconductor region.
- Another example relates to a method for producing a semiconductor device, the method including forming a layer stack with a plurality of first semiconductor layers of a first doping type and a plurality of second semiconductor layers of a second doping type complementary to the first doping type, wherein the first semiconductor layers and the second semiconductor layers are arranged alternatingly between a first surface and a second surface of the layer stack, forming a first semiconductor region of a first semiconductor device adjoining the plurality of first semiconductor layers, wherein the first semiconductor region has a first end arranged in a first region of the semiconductor device and extends from its first end and from the first region in a first horizontal direction into a second region of the semiconductor device, forming a plurality of second semiconductor regions of the first semiconductor device, wherein each of the plurality of semiconductor regions adjoins at least one of the plurality of second semiconductor layers, and wherein a first number of the plurality of second semiconductor regions is arranged in the first region and a second number of the plurality of second semiconductor regions is arranged in the second region of the semiconductor
- Figures 1A to 1C show a perspective sectional view ( Figure 1A ), a vertical cross sectional view ( Figure 1B ), and a horizontal cross sectional view ( Figure 1C ) of a semiconductor arrangement that includes a first semiconductor device M1 and a second semiconductor device M2.
- the first semiconductor device M1 and the second semiconductor device M2 are implemented as transistor devices in Figures 1A to 1C .
- the semiconductor arrangement includes a layer stack with a plurality of first semiconductor layers 110 of a first doping type and a plurality of second semiconductor layers 120 of a second doping type that are arranged alternatingly within the layer stack.
- the second doping type is complementary to the first doping type.
- a source region 13 of the first transistor device M1 adjoins the plurality of first semiconductor layers 110, and a drain region 15 of the first transistor device M1 adjoins the plurality of first semiconductor layers 110 and is located spaced apart from the source region 13 in a first direction x (horizontal direction).
- the source region 13 of the first transistor device M1 is also referred to as first source region or third semiconductor region 13 in the following, and the drain region 15 of the first transistor device M1 is also referred to as first drain region or first semiconductor region 15 in the following.
- the semiconductor arrangement further includes a plurality of gate regions 14 of the first transistor device M1. Each of the plurality of gate regions 14 adjoins at least one of the plurality of second semiconductor layers 120, is arranged between the first source region 13 and the first drain region 15, and is spaced apart from the first source region 13 and the first drain region 15 in the first direction x.
- a layer or region of the first doping type is a layer or region with an effective doping of the first doping type.
- Such region or layer of the first doping type besides dopants of the first doping type, may also include dopants of the second doping type, but the dopants of the first doping type prevail.
- a layer or region of the second doping type is a layer or region with an effective doping of the second doping type and may contain dopants of the first doping type.
- the semiconductor arrangement further includes a third semiconductor layer 130 that adjoins the layer stack with the first layers 110 and the second layers 120 and each of the first source region 13, the first drain region 15, and the gate regions 14.
- Active regions of a second transistor device M2 are integrated in the third semiconductor layer 130 in a second region 132.
- the second region 132 is spaced apart from a first region 131 of the third semiconductor layer 130, wherein the first region 131 is bordered by the first source region 13 and the first drain region 15. At least the first region 131 may be a region of the second doping type.
- the second transistor device M2 is only schematically illustrated in Figures 1A and 1B and represented by a circuit symbol.
- the third semiconductor layer 130 and the layer stack with the first and second semiconductor layers 110, 120 form an overall layer stack 100, which is also referred to as semiconductor body 100 in the following.
- the semiconductor body 100 may include a conventional semiconductor material such as, for example, silicon (Si), silicon carbide (SiC), gallium nitride (GaN), gallium arsenide (GaAs), or the like.
- the semiconductor body 100 may be arranged on any kind of carrier 200 (illustrated in dashed lines in Figures 1A and 1B ).
- the overall number of first layers 110 in the layer stack equals the overall number of second layers 120.
- an uppermost layer of the layer stack is a second layer 120 and a lowermost layer is a first layer 110.
- the "uppermost layer” is the layer adjoining the third layer 130, and the “lowermost layer” is the layer spaced apart from the uppermost layer most distantly and adjoining the carrier 200.
- implementing the uppermost layer as a second layer 120 and the lowermost layer as a first layer 110 is only an example.
- the uppermost layer is a first layer 110 and the lowermost layer is a second layer 120.
- the layer stack 100 with the first and second layers 110, 120 includes two first layers 110 and two second layers 120, that is, four layers overall. This, however, is only an example. According to one example, the overall number of layers 110, 120 in the layer stack 100 is between 4 and 120, in particular between 6 and 100.
- the first direction x which is the direction in which the first source region 13 and the first drain region 15 are spaced apart from each other, is a first lateral direction of the semiconductor body 100 in the example shown in Figures 1A to 1C .
- a "lateral direction" of the semiconductor body 100 is a direction parallel to a first surface 101 and a second surface 102 of the semiconductor body 100.
- the first and second layers 110, 120 and the third layer 130 are essentially parallel to the first surface 101 and the second surface 102 in the example shown in Figures 1A to 1C .
- each of the first source region 13 and the first drain region 15 extend in a vertical direction z in the semiconductor body 100 so that each of the first source region 13 and the first drain region 15 adjoins the third layer 130 and the first layers 110.
- the "vertical direction" z is a direction perpendicular to the first surface 101 and the second surface 102. Further, the gate regions 14 extend in the vertical direction z in the semiconductor body 100 so that each of the plurality of gate regions 14 adjoins each of the second semiconductor layers 120. The gate regions 14 are spaced apart from each other in a second lateral direction y. This second lateral direction y is different from the first lateral direction x and may be perpendicular to the first lateral direction x.
- the first transistor device M1 in the example of Figure 1 is a lateral superjunction depletion device, more specifically, a lateral superjunction JFET (Junction Field-Effect Transistor).
- each of the first source region 13 and the first drain region 15 is a region of the first doping type and each of the gate regions 14 is a region of the second doping type.
- the first semiconductor layers 110 form drift regions 11 and the second semiconductor layers 120 form compensation regions 12 of the superjunction device. The function of these drift and compensation regions is explained herein further below.
- a type of this first transistor device M1 is defined by the first doping type.
- the first transistor device M1 is an n-type JFET when the first doping type is an n-type and the second doping type is a p-type. Equivalently, the first transistor device M1 is a p-type JFET when the first doping type is a p-type and the second doping type is an n-type.
- the first source region 13, the first drain region 15, the plurality of gate regions 14, the first and second layers 110, 120 forming the drift and compensation regions 11, 12, and the third layer 130 are monocrystalline semiconductor regions.
- the doping concentration of the first drain region 15 can be selected from the same range as the doping concentration of the first source region 13, and the doping concentration of the compensation regions 12 can be selected from the same range as the doping concentration of the drift regions 11.
- the gate regions 14 of the first transistor device M1 are connected to a first gate node G1 and the first drain region 15 is connected to a first drain node D1.
- the first gate node G1 and the first drain node D1 are only schematically illustrated in Figures 1A and 1B .
- These nodes G1, D1 may include metal-lizations (not shown) on top of the semiconductor body 100.
- a first connection electrode 34 may be embedded in each of the gate regions 14 and a second connection electrode 35 may be embedded in the drain region 15.
- the first connection electrodes 34 are connected to the gate node G1 and serve to provide a low-ohmic connection between each section of the gate regions 14 and the first gate node G1.
- the second electrode 35 is connected to the drain node D1 and provides a low-ohmic connection between each section of the drain region 15 and the drain node D1.
- a third electrode 33 may be embedded in the first source region 13. Referring to Figure 1B , each of the first, second and third connection electrodes 34, 35, 33 may extend along a complete length of the respective semiconductor region 14, 15, 13 in the vertical direction z. Each of these electrodes 34, 35, 33 includes an electrically conducting material.
- electrically conducting materials include, but are not restricted to: a metal such as copper (Cu), aluminum (Al), tantalum (Ta), titanium (Ti), cobalt (Co), nickel (Ni) or tungsten (W); a highly doped polycrystalline semiconductor material such as polysilicon; or a metal silicide, such as tungsten silicide (WSi), titanium silicide (TiSi), Cobalt silicide (CoSi), or nickel silicide (NiSi).
- a metal such as copper (Cu), aluminum (Al), tantalum (Ta), titanium (Ti), cobalt (Co), nickel (Ni) or tungsten (W)
- a highly doped polycrystalline semiconductor material such as polysilicon
- a metal silicide such as tungsten silicide (WSi), titanium silicide (TiSi), Cobalt silicide (CoSi), or nickel silicide (NiSi).
- the main function of the third semiconductor layer 130 is to accommodate the second transistor device M2. Therefore, the semiconductor layer 130 is designed such that it provides sufficient space to integrate active regions of the second semiconductor M2 in the second region 132.
- a thickness of the third semiconductor layer 130 in the second region 132 is at least 1 micrometer ( ⁇ m), in particular at least 4 micrometers.
- the "thickness" is the dimension of the third layer 130 in the vertical direction z (see, e.g., Figures 7 and 8 ).
- a thickness of the third semiconductor layer 130 is at least twice a thickness of a single first semiconductor layer 110 or a single second semiconductor layer 120.
- a thickness of the third semiconductor layer 130 is at least twice a thickness of each of the first semiconductor layers 110 and the second semiconductor layers 120.
- the thickness of a single first semiconductor layer 110 or a single second semiconductor layer 120 is, for example, between 100 nanometers (nm) and 3 micrometers ( ⁇ m).
- a thickness of the third semiconductor layer 130 is greater than a distance between the first source region 13 and each of the gate regions 14.
- the semiconductor arrangement may include an edge termination structure (not shown in Figures 1A to 1C ).
- At least the first region 131 of the third semiconductor layer 130 is a region of the second doping type so that a first p-n junction is formed between the first drain region 15 and the first region 131 and a second p-n junction is formed between the first source region 13 and the first region 131.
- These p-n junctions are part of two bipolar diodes, a first bipolar diode BD1 formed by the gate regions 14, the first region 131 and the first drain region 15, and a second bipolar diode BD2 formed by the gate regions 14, the first region 131 and the first source region 13.
- the first region 131 of the third semiconductor layer 130 forms a base region. Circuit symbols of these bipolar diodes are shown in Figure 1B .
- a doping concentration of the first region 131 of the third semiconductor layer 130 is such that a voltage blocking capability of the first bipolar diode BD1 is equal to or higher than a voltage blocking capability of the first transistor device M1.
- the "voltage blocking capability" of the first transistor device M1 is defined by a maximum level of a voltage between the first drain node D1 and the gate node G1, the first transistor device M1 can withstand in an off-state.
- the voltage blocking capability may range from 20V up to several 100 volts. This voltage blocking capability may be adjusted, inter alia, by suitably selecting a distance between the first gate region 14 and the first drain region 15.
- the distance may be selected from between 40 micrometers and 60 micrometers and a doping concentration of the first region 131 may be selected from a range of between 1E12 cm -3 and 1E15 cm -3 , in particular from between 1.1 E14 cm -3 and 4.6E14 cm -3 .
- the doping concentration of the first region 131 may be lower than the doping concentration of the plurality of second semiconductor layers 120, for example.
- the layer stack with the first and second semiconductor layers 110, 120 adjoins the third layer 130 and, therefore, the second region 132 in which active regions of the second transistor device M2 are integrated.
- the third layer 130 and, in particular, the second region 132 is not obtained based on the first and second layers 110, 120. That is, the second region 132 is not obtained by additionally doping sections of the first and second layers 110, 120 with dopants of the second doping type in order to obtain an effective doping of the second doping type.
- the first source region 13 is electrically connected to a drain node D2 of the second transistor device M2.
- the second transistor device M2 further includes a gate node G2 and a source node S2.
- the second transistor device M2 is a normally-off transistor device such as, for example, an enhancement MOSFET.
- the circuit symbol of the second transistor device M2 shown in Figures 1A and 1B represents an n-type enhancement MOSFET. This, however, is only an example.
- the second transistor device M2 may be implemented as a p-type enhancement MOSFET or a p-type or n-type depletion MOSFET as well.
- those sections of the second semiconductor layers 120 that are arranged below the second region 132 and are separated from those sections that form the compensation regions 12 are connected to the second source node S2. Connections between these second layers 120 and the second source node S2 are only schematically illustrated in Figure 1B .
- the first and the second transistor device M1, M2 can be interconnected in various ways.
- the source node S2 of the second transistor device M2 is connected to the gate node G1 of the first transistor device M1.
- An electronic circuit diagram of a transistor arrangement in which the gate node G1 of the first transistor device M1 is connected to the source node S2 of the second transistor device M2 is shown in Figure 2A .
- the first transistor device is an n-type JFET and the second transistor device is an n-type enhancement MOSFET.
- the second gate node G2, the second source node S2 and the first drain node D1 are circuit nodes that may serve to connect the transistor arrangement to other devices, a power source, ground or the like in an electronic circuit.
- the transistor arrangement may include a housing (package) 300 that is schematically illustrated in Figure 2A .
- the second gate node G2, the second source node S2 and the first drain node D1 are external circuit nodes that are accessible outside the housing 300.
- the gate node G1 of the first transistor device M1 is connected to the source node S2 of the second transistor device M2 inside the housing 300.
- a connection between the second source node S2 and the first gate node G1 may be formed by a wiring arrangement (not shown in the figures) that is located on top of the first surface 101 of the semiconductor body 100.
- the first gate node G1 is accessible outside the housing 300 and the first gate node G1 is connected to the second source node S2 by a connection outside the housing 300.
- the semiconductor arrangement includes two transistors, first transistor device (JFET) M1 and second transistor device (MOSFET), it can be operated like one single transistor.
- An operation state of the semiconductor arrangement is defined by an operation state of the MOSFET M2.
- the semiconductor arrangement acts like a voltage controlled transistor that switches on or off dependent on a drive voltage V GS2 received between the second gate node G2 and the second source node S2. This drive voltage is also referred to as gate-source voltage V GS2 in the following.
- the first transistor device M1 is an n-type JFET and the second transistor device M2 is an n-type enhancement MOSFET. Furthermore, for the purpose of explanation, it is assumed that the transistor arrangement operates as an electronic switch connected in series with a load Z, wherein a series circuit with the load Z and the transistor device receives a supply voltage V1.
- the MOSFET M2 is controlled by the gate-source voltage V GS2 received between the second gate node G2 and the second source node S2.
- the MOSFET M2 is in an on-state (conducting state) when a voltage level of the gate-source voltage V GS2 is higher than a predefined threshold voltage level V th1 .
- the threshold voltage level V th1 is a positive voltage level.
- the JFET M1 is controlled by a gate-source voltage V GS1 received between the first gate node G1 and the first source node S1.
- An n-type JFET such as the JFET M1 shown in Figure 2
- a voltage level of the gate-source voltage such as the gate-source voltage V GS1 shown in Figure 2
- V th2 a predefined threshold level
- the JFET M1 is in the on-state, when V GS1 > V th1 , where V th1 ⁇ 0.
- the gate node G1 of the JFET M1 is connected to the source node S2 of the MOSFET M2
- the drain-source voltage V DS2 of the MOSFET M2 is the voltage between the drain node D2 and the source node S2 of the MOSFET M2.
- the MOSFET M2 When the MOSFET M2 is in the on-state, a magnitude of the drain-source voltage V DS2 is very low, so that the gate-source voltage V GS1 of the JFET is between the negative threshold level V th1 and zero. Thus, the JFET M1 is also in the on-state.
- the MOSFET M2 switches off, the drain-source voltage V DS2 increases until the inverted drain-source voltage -V DS2 reaches the negative threshold voltage V th1 , so that the JFET M1 also switches off.
- a current can flow from the first drain node D1 via the drain region 15, the drift regions 11, the first source region 13, and the drain-source path D2-S2 of the MOSFET M2 to the second source node S2.
- the electrical potential at the first drain node D1 can increase relative to the electrical potential at the second source node S2.
- This increase of the electrical potential at the first drain node D1 causes an increase of the electrical potential at the first source region 13, while the electrical potential at the gate regions 14 is tied to the electrical potential at the second source node S2.
- the increase of the electrical potential of the first source region 13 and the drift regions 11 causes p-n junctions between the first source region 13 and the compensation regions 12, and between the gate regions 14 and the drift regions 11 to be reverse biased. Furthermore, p-n junctions between the drift regions 11 and the compensation regions 12 are reverse biased. Reverse biasing those p-n junctions causes the drift regions 11 to be depleted of charge carriers.
- the JFET M1 switches off as soon as the drift regions 11 between the at least two gate regions 14 and/or between the gate regions 14 and the first source region 13 have been completely depleted of charge carriers.
- Figure 1C shows a horizontal cross sectional view of the transistor device in a horizontal section plane C-C going through one of drift regions 11.
- reference character 11 1 denotes a section of the drift region 11 between two gate regions 14, and 11 2 denotes a section of the at least one drift region 11 between the gate regions 14 and the first source region 13.
- the threshold voltage V th1 of the JFET M1 is the voltage that needs to be applied between the gate regions 14 and the first source region 13 in order to completely deplete at least one of these sections 11 1 , 11 2 .
- d14 denotes a distance between two gate regions 14 in the second direction y.
- the magnitude (the level) of the threshold voltage V th1 is dependent on several design parameters and can be adjusted by suitably designing these parameters. These design parameters include the (shortest) distance d14 between two gate regions 14, a doping concentration of the drift region 11 in the section 11 1 between the gate regions 14, and a doping concentration of the compensations regions 12 (out of view in Figure 1C ) in a section that is located between the gate regions 14 and adjoins section 11 1 of the drift regions 11.
- the drift regions 11 in the section 11 1 between the gate electrodes 14 include a higher doping concentration than in sections 11 2 spaced apart from the gate regions 14 in the direction of the drain region 13.
- This higher doped section 11 1 counteracts an increase in the on-resistance caused by the gate regions 14, which reduce the cross section in which a current can flow between the source and drain regions 13 and 15.
- the compensation regions 12 at least in parts of sections 11 1 arranged between the gate regions 14 include a higher doping concentration than in other sections, in particular, those sections 11 3 spaced apart from the gate electrodes 14 in the direction of the drain region 15.
- the higher doped section ensures that the drift regions 11 in the section 11 1 between the gate regions 14 are depleted of charge carriers, so that the JFET M1 blocks, when the threshold voltage V th1 is applied.
- the higher doped region of the compensation regions 12 is not only arranged between the gate regions 14, but surrounds the gate regions 14 in a horizontal plane, which is a plane parallel to the first surface 101.
- the MOSFET M2 is designed such that a voltage blocking capability of this MOSFET M2 equals or is higher than a magnitude of a threshold voltage V th1 of the JFET M1, that is, V DS2_MAX ⁇
- the voltage blocking capability of the MOSFET M2 is the maximum voltage, the MOSFET M2 can withstand between the drain node D2 and the gate node G2.
- the semiconductor arrangement includes three external circuit nodes, the first drain node D1, the second source node S2, and the second gate node G2.
- the first source node S1 is also accessible.
- the second transistor M2 may be deactivated by connecting the second gate node G2 with the second source node S2. In this case, only the first transistor device M1 is active and can be driven by applying a drive voltage V GS1 between the first gate node G1 and the first source node S1.
- the first drain node D1, the first gate node G1, the first source node S1, the second gate node G2, and the second source node S2 are external circuit nodes that are accessible outside the housing 300.
- a user/costumer may choose one of the configurations shown in Figures 2A to 2C by suitably connecting these circuit nodes D1, G1, S1, G2, and S2.
- Figure 2D illustrates another example.
- the source nodes S1, S2, the drain nodes D1, D2, and the gate nodes G1, G2 of each of the first and second transistor device M1, M2 are accessible outside of the housing 300.
- the first and second layers 110, 120 are implemented such that the drift regions 11 and the compensation regions 12 are essentially balanced with regard to their dopant doses. That is, at each position in the current flow direction of the first transistor device, the amount of dopant atoms (dopant charges) in one drift region 11 essentially corresponds to the amount of dopant atoms in the neighboring compensation region 12. "Essentially” means that there may be an imbalance of up to +/-10%. That is, there may be 10% more or less dopant atoms in the drift regions 11 than in the compensation regions 12.
- each doping atom in each drift region 11 has a corresponding doping atom (which may be referred to as counter doping atom) of a complementary doping in the compensation regions 12 and the drift and compensation regions 11, 12 can completely be depleted.
- compensation regions in a superjunction transistor device e.g., JFET M1 shown in Figures 1A-1C and 2A-2D , make it possible to implement the drift regions with a higher doping concentration than in a conventional, non-superjunction device. This reduces the on-resistance, which is the electrical resistance in the on-state, without decreasing the voltage blocking capability.
- the second transistor device M2 may be implemented in various ways. Some examples for implementing the second transistor M2 are explained with reference to Figures 3A-3B, 4, 5 and 6A-6B below.
- Figures 3A and 3B show a first example of the second transistor device M2, wherein Figure 3A shows a vertical cross sectional view and Figure 3B shows a horizontal cross sectional view of the second transistor device M2.
- the second transistor device M2 includes a source region 21 and a drain region 23 spaced apart from the source region 21 in the first lateral direction x.
- the drain region 23 adjoins the source region 13 of the first transistor device M1 in order to electrically connect the source region 13 of the first transistor device M1 with the drain region 23 of the second transistor device M2.
- the drain region 23 of the second transistor device M2 is also referred to as second drain region in the following.
- the source region 21 of the second transistor device M2, which is also referred to as second source region 21 in the following, and the second drain region 23 are separated by a body region 22.
- the body region 22 has a doping type that is complementary to the doping type of the second source region 21 and the second drain region 23.
- a doping concentration of the body region 22 is, for example, selected from a range of between 1E16 cm -3 and 1E19 cm -3 , in particular from between 1E17 cm -3 and 1E18 cm -3 .
- the second transistor device M2 may be implemented as an enhancement device (normally-off device) or a depletion (normally on-device).
- the body region 22 adjoins the gate dielectric 25 (and the gate electrode 24, in the on-state of the second transistor device M2, generates an inversion channel in the body region 22 along the gate dielectric 25).
- a channel region (not shown) of the first doping is arranged between the body region 22 and the gate dielectric 25 and extends from the second source region 21 to the second drain region 23 (and the gate electrode 24, in the off-state of the second transistor device M2, depletes the channel region of charge carriers).
- the second drain region 23 adjoins the first source region 13. This, however, is only an example. According to another example (not shown), the second drain region 23 and the first source region 13 are connected via a wiring arrangement located on top of the first surface 101 of the semiconductor body 100.
- a gate electrode 24 is arranged adjacent to the body region 22 and dielectrically insulated from the body region 22 by a gate dielectric 25. This gate electrode 24 is electrically connected to the second gate node G2.
- the second source region 21 is electrically connected to the second source node S2.
- the second transistor device M2 is an n-type transistor device. In this case, the second source region 21 and the second drain region 23 is n-doped, while the body region 22 is p-doped.
- the second transistor device M2 is a p-type transistor device. In this case, the second source region 21 and the second drain region 23 are p-doped semiconductor regions, while the body region 22 is an n-doped semiconductor region.
- the second transistor device M2 shown in Figure 3A is an enhancement transistor device.
- the body region 22 adjoins the gate dielectric 25.
- the second transistor device M2 is a depletion transistor device.
- Figure 3B which shows a horizontal cross sectional view of the second transistor device M2, the second source region 21, the second drain region 23, and the body region 22 may be elongated in the second lateral direction y of the semiconductor body 100.
- a connection region 26 of the second doping type may be connected to the second source node S2 and extend through the second region 132 and the layer stack with the first and second layers 110, 120.
- This connection region 26 connects those sections of the second layers 120 that are arranged below the second region 132 to the second source region S2.
- Those sections of the first layers 110 that are arranged below the second region 132 are connected to the first source region 13 and, as the first source region 13 is connected to the second drain region 23, to the second drain region 23.
- a depletion region can expand in the first and second layer sections 110, 120 below the second region 132 when the second transistor device M2 is in the off-state.
- Figure 4 shows a modification of the transistor device shown in Figures 3A and 3B .
- the transistor device M2 includes a drift region 27 (which may also be referred to as drain extension) between the body region 22 and the drain region 23.
- the drift region 27 has a lower doping concentration than the drain region 23 and the same doping type as the drain region 23.
- a field electrode 29 is adjacent the drift region 27 and dielectrically insulated from the drift region 27 by a field electrode dielectric 28.
- the field electrode dielectric 28 is thicker than the gate dielectric 25.
- the field electrode 29 may be electrically connected with the gate electrode 24, for example, by forming the gate electrode 24 and the field electrode as one conductive layer. This is illustrated in Figure 4 .
- the field electrode 29 is electrically connected to the second source node S2 and electrically insulated from the gate electrode 24.
- Figure 5 shows another modification of the transistor device shown in Figures 3A and 3B .
- the gate electrode 24 and the gate dielectric 25 overlap the drift region 27, but, in the first lateral direction x, do not extend to the drain region 23.
- An insulation region 41 is arranged between the drift region 27 and those regions of the first surface 101 that are not covered by the gate electrode 24 and the gate dielectric 25. This insulation region 41 may adjoin the drain region 23, as shown in Figure 5 .
- the drift region 27 adjoins the drain region 23 in a region spaced apart from the first surface 101.
- the insulation region 41 may include a conventional electrically insulating material such as an oxide.
- the insulation region 41 may be implemented as a so called STI (Shallow Trench Isolation) and include a thermally grown oxide.
- the gate electrode 24 is arranged on top of the first surface 101 of the semiconductor body 100. This, however, is only an example. According to another example shown in Figures 6A and 6B , there are several gate electrodes 24 that are arranged in trenches extending from the first surface 101 into the semiconductor body 100. Each of these gate electrodes 24, in the first lateral direction x, extends from the second source region 21 to the second drain region 23 through the body region 22 and is dielectrically insulated from these semiconductor regions 21, 22, 23 by a gate dielectric 25. Each of these gate electrodes 24 is electrically connected to the second gate node G2, which is schematically illustrated in Figure 6A .
- Second transistor devices of the type shown in Figures 3A to 3B, 4, 5 and 6A to 6B can be implemented using conventional implantation and oxidation processes known from integrated CMOS (Complementary Metal Oxide Semiconductor) processes.
- the second transistor device may therefore also be referred to as CMOS device.
- the second region 132 may have a basic doping of the second doping type or may be intrinsic before forming the active regions (source, body and drain regions 21, 22, 23) of the second transistor device M2 in the second region 132.
- the basic doping concentration can be selected such that it essentially equals the doping concentration of the body region 22 or is lower than the doping concentration of the body region 22.
- the transistor arrangement may be designed such that the first source region 13, in a horizontal plane of the semiconductor body 100, surrounds the first drain region 15.
- Figure 7 shows a top view of the semiconductor body 100 of this type of transistor arrangement.
- the second transistor device M2 from which only the source region 21 is illustrated in Figure 7 , surrounds the first transistor device M1 in the horizontal plane of the semiconductor body 100.
- the layer stack with the first and second layers 110, 120 is out of view in Figure 7 .
- the layer stack is arranged below the third layer 130 with the first region 131 and the second region 132 shown in Figure 7 .
- the first drain region 15 is an elongated region so that the first source region 13 and the second source region 21 each have essentially the form of a rectangular ring.
- the gate regions 14 are spaced apart from each other and are arranged such that they are essentially located on a line that has the form of a rectangle (with rounded corners).
- the first and second transistor device M1, M2 may be implemented in accordance with any of the examples explained herein before.
- the transistor device in each of section planes I-I or K-K shown in Figure 7 , the transistor device may be implemented as explained before.
- a distance between the first drain region 15 and the first source region 13, at each position is greater than a minimum distance required to obtain a desired voltage blocking capability of the first transistor device M1.
- a distance between the gate regions 14 and the first drain region 15 is larger than a distance between the gate regions 14 and the first source region 13.
- the semiconductor device comprises at least one first region A and a second region B.
- the elongated first drain region 15 has a first end that is arranged in one of the first regions A.
- the first drain region 15 extends from the first end arranged in the first region A in a horizontal direction y into the second region B.
- a second end of the first drain region 15 may be arranged in another first region A (not specifically indicated in Figure 7 ). Those parts of the first drain region 15 that are arranged between the first end and the second end are arranged in the second region B.
- the arrangement illustrated in Figure 7 is often referred to as "drain centered" arrangement. This, however, is only an example.
- the first drain region 15 in a horizontal plane of the semiconductor body 100 surrounds the first source region 13.
- the first source region 13 is an elongated region so that the first drain region 15 essentially has the form of a rectangular ring.
- the gate regions 14 are spaced apart from each other and are arranged such that they are essentially located on a line that has the form of a narrow rectangle (with rounded corners).
- a distance between the first drain region 15 and the first source region 13, at each position is greater than a minimum distance required to obtain a desired voltage blocking capability of the first transistor device M1.
- a distance between the gate regions 14 and the first drain region 15 is larger than a distance between the gate regions 14 and the first source region 13.
- the semiconductor device comprises at least one first region A and a second region B.
- the elongated first source region 13 has a first end that is arranged in one of the first regions A.
- the first source region 13 extends from the first end arranged in the first region A in a horizontal direction y into the second region B.
- a second end of the first source region 13 may be arranged in another first region A (not specifically indicated in Figure 8 ).
- Those parts of the first source region 13 that are arranged between the first end and the second end are arranged in the second region B.
- the arrangement illustrated in Figure 8 is often referred to as "source centered" arrangement.
- a distance between the first drain region 15 and the first source region 13 is essentially constant. That is, a distance d1 between the first drain region 15 and the first source region 13 in the second region B may equal a distance d21 between the first drain region 15 and the first source region 13 in the first region A.
- a section 1311 of the first region 131 of the third semiconductor layer 130 arranged in the second region B may have the same width d1 along a shortest path between the first source region 13 and the first drain region 15 as a section 1312 of the first region 131 of the third semiconductor layer 130 arranged in the first region A.
- the electric field strength in each of the at least one first region A is generally greater than the field strength in the second region B. This, however, reduces the breakdown voltage.
- a distance d22 between the first drain region 15 and the first source region 13 in the first region A may be greater than a distance d1 between the first drain region 15 and the first source region 13 in the second region B.
- Figures 11 (source centered arrangement) and 12 (drain centered arrangement) This is exemplarily illustrated in Figures 11 (source centered arrangement) and 12 (drain centered arrangement).
- the breakdown voltage increases if the distance between the first drain region 15 and the first source region 13 increases. This, however, has the disadvantage of an area increase which results in an increase of the costs for the semiconductor device.
- the different embodiments described herein may be used in applications at voltages of 20V or more.
- the semiconductor device may comprise a fourth semiconductor region 16 adjoining the plurality of first semiconductor layers 110.
- the fourth semiconductor region 16 may be spaced apart from the first source region 13 (source centered arrangement) or from the first drain region 15 (drain centered arrangement), and may be arranged in the first region A of the semiconductor device between the first end of the first source region 13 and the first drain region 15 (source centered arrangement, see Figure 13 ) or from the first end of the first drain region 15 and the first source region 13 (drain centered arrangement, see Figure 14 ).
- a plurality of gate regions 14 is arranged between the fourth semiconductor region 16 and the first drain region 15 (source centered arrangement, see Figure 13 ), or between the fourth semiconductor region 16 and the first source region 13 (drain centered arrangement, see Figure 14 ).
- a semiconductor device may comprise a plurality of gate regions 14.
- a first number of the plurality of gate regions 14 may be arranged in the first region A, and a second number of the plurality of gate regions 14 may be arranged in the second region B of the semiconductor device.
- the first number of the plurality of gate regions 14 may be one.
- the arrangement would essentially correspond to a configuration similar to a diode in the first region A.
- the first number of the plurality of gate regions 14 may be greater than one.
- the first region A in the latter case could be referred to as an active region.
- the first source region 13 is surrounded by a first plurality of gate region 14.
- the fourth semiconductor region 16 is surrounded by a second plurality of gate regions 14.
- the fourth semiconductor region 16 may have a rounded cross-section for example.
- the second plurality of gate regions 14 may be arranged such that they are essentially located on a line that has the form of a circle.
- the second plurality of gate regions 16 is arranged closer to the fourth semiconductor region 16 than to the first drain region 15.
- the first plurality of gate regions 14 and the second plurality of gate regions 14 are separate from each other and do not lie on a common continuous line.
- the fourth semiconductor region 16 may be of the same doping type as the first source region 13 and the first drain region 15.
- the plurality of gate regions 14 may be arranged on a line which has essentially the same shape as the first source region 13. A distance between this line on which the plurality of gate regions 14 is arranged and the first source region 13 may be essentially constant. Consequently, a distance between the plurality of gate regions 14 and the first drain region 15 in the first region A may be larger than a distance between the plurality of gate regions 14 and the first drain region 15 in the second region B.
- the fourth semiconductor region 16 may comprise one or more sub-sections, each of the sub-sections having the form of a circle.
- An example of a fourth semiconductor region 16 having three sub-sections, each in the form of a circle is exemplarily illustrated in Figure 16 for a drain centered arrangement.
- a doping concentration of the fourth semiconductor region 16 can be selected from the same range as the doping concentration of the first drain region 15 and the first source region 13.
- a doping concentration in the first layers 110, or in the second layers 120, or in both, in the first region A may be different from a doping concentration of the first and/or second layers 110, 120 in the second region B.
- a doping concentration in the first and/or second layers 110, 120 in the first region A may be lower than a doping concentration of the respective first and/or second layers 110, 120 in the second region B.
- a doping concentration in this context may refer to an average doping concentration along a shortest path between the first source region 13 and the first drain region 15.
- the shortest path between the first source region 13 and the first drain region 15 for one exemplary position along the first drain region 15 in the second region B is indicated by means of a first arrow.
- the shortest path between the first source region 13 and the first drain region 15 for one exemplary position along the first drain region 15 in the first region A is indicated by means of a second arrow.
- the doping concentration along the shortest path between the first source region 13 and the first drain region 15 is homogenous. That is, a doping concentration may be increased or decreased for the complete first and/or second layer 110, 120 in the first region A as compared to the second region B. According to another example, the doping concentration is different for different sections along the shortest path between the first source region 13 and the first drain region 15. This is exemplarily illustrated in Figure 15 .
- a basic doping concentration in the first and/or second layers 110, 120 in the first region A may be the same as a basic doping concentration in the first and/or second layers 110, 120 in the second region B.
- a doping concentration may be locally increased in a section adjacent to the first drain region 15, for example.
- This section of increased doping concentration may have a width d1101 in the second region B which is larger than a width d1102 of the section of increased doping concentration in the first region A. In this way, an average doping concentration along a direct path between the first drain region 15 and the first source region 13 is greater in the second region B than in the first region A.
- a comb-shaped arrangement is exemplarily illustrated.
- a plurality of source centered arrangements is combined with a plurality of drain centered arrangements.
- the shaded areas indicate those areas of the first and/or second layers 110, 120 with an increased doping concentration.
- a basic doping concentration may be introduced into the first and second layers 110, 120 in a first step.
- an additional mask may be used in order to locally increase the doping concentration in certain areas of the first and second layers 110, 120.
- the concentration of dopant atoms of the second type along a shortest path between the first drain region 15 and the first source region 13 in the first region A is between 10% and 30% lower than the concentration of dopant atoms of the second type in the same layer 110, 120 in the second region B of the semiconductor device.
- the concentration of dopant atoms of the second type along a shortest path between the first drain region 15 and the first source region 13 in the first region A is 15% lower than the concentration of dopant atoms of the second type in the same layer 110, 120 in the second region B of the semiconductor device.
- the first drain region 15 may be an elongated region and the first source region 13, in a horizontal plane of the semiconductor body 100, may surround the first drain region 15 (drain centered).
- the average concentration of dopant atoms of the first type along a shortest path between the first semiconductor region 13 and the third semiconductor region 15 in the first region A is between 10% and 30% higher than the concentration of dopant atoms of the first type in the same layer 110, 120 in the second region B of the semiconductor device.
- the average concentration of dopant atoms of the first type along a shortest path between the first semiconductor region 13 and the third semiconductor region 15 in the first region A is 22% higher than the concentration of dopant atoms of the first type in the same layer 110, 120 in the second region B of the semiconductor device.
- the first source region 13 may be an elongated region and the first drain region 15, in a horizontal plane of the semiconductor body 100, may surround the first source region 13 (source centered).
- FIG. 17 a vertical cross sectional view of a transistor arrangement according to one example is schematically illustrated.
- the general structure of the semiconductor device corresponds to the arrangement as described with respect to Figures 1 to 7 above. That is, the semiconductor device comprises a layer stack with a plurality of first semiconductor layers 110 of a first doping type and a plurality of second semiconductor layers 120 of a second doping type complementary to the first doping type, wherein the first semiconductor layers 110 and the second semiconductor layers 120 are arranged alternatingly between a first surface 101 and a second surface 102 of the layer stack.
- the semiconductor device further comprises a first semiconductor region 13, 15 of a first semiconductor device M1 adjoining the plurality of first semiconductor layers 110.
- This first semiconductor region 13, 15 may either be a first source region 13 (source centered) or a first drain region 15 (drain centered).
- the first semiconductor region 13, 15 has a first end arranged in a first region A of the semiconductor device and extends from its first end and from the first region A in a first horizontal direction y into a second region B of the semiconductor device.
- the semiconductor device further comprises a plurality of second semiconductor regions (gate regions) 14 of the first semiconductor device M1, wherein each of the plurality of second semiconductor regions 14 adjoins at least one of the plurality of second semiconductor layers 120, and wherein a first number of the plurality of second semiconductor regions 14 is arranged in the first region A and a second number of the plurality of second semiconductor regions 14 is arranged in the second region B of the semiconductor device.
- the semiconductor device further comprises a third semiconductor region 15, 13 of the first semiconductor device M1, adjoining the plurality of first semiconductor layers 110.
- This third semiconductor region 15, 13 may either be a first drain region 15 (source centered) or a first source region 13 (drain centered).
- the first semiconductor region 13, 15 extends from the first region A into the second region B of the semiconductor device and is spaced apart from the third semiconductor region 15, 13, and the plurality of second semiconductor regions 14 is arranged between the third semiconductor region 15, 13 and the first semiconductor region 13, 15, and is spaced apart from the third semiconductor region 15, 13 and the first semiconductor region 15, 13.
- the semiconductor body 100 with the first and second semiconductor layers 110, 120 may be arranged on a carrier 200.
- This carrier 200 may be implemented in various different ways. One example of how the carrier 200 may be implemented is explained in the following.
- Figure 17 shows an example of the carrier 200 in the second region B along a section plane I-I.
- the carrier 200 may be made of a semiconductor material.
- the semiconductor material of the carrier 200 is the same semiconductor material as the semiconductor material of the semiconductor body 100 arranged on top of the carrier 200.
- the first drain region 15, the first source region 13, and the plurality of gate regions 14 may extend down to the carrier 200.
- a first carrier region 202 of the second doping type is arranged in the carrier 200, extending from the second surface 102 of the layer stack into the carrier 200.
- the first carrier region 202 is arranged adjacent to the first source region 13 and the plurality of gate regions 14.
- a second carrier region 203 of the first doping type is arranged in the carrier 200, extending from the second surface 102 of the layer stack into the carrier 200.
- the second carrier region 203 is arranged adjacent to the first drain region 15.
- the first carrier region 202 in a horizontal direction, extends from the first source region 13 towards the first drain region 15.
- a width d2022 of the first carrier region 202 is greater than a width d2021 of the first carrier region 202 in the second region B of the semiconductor device.
- This is schematically illustrated by means of Figures 17 (cross-sectional view along section plane I-I in the second region B, see Figure 20 ) and 18 (cross-sectional view along section plane K-K in the first region, see Figure 20 ).
- a width d2021, d2022 of the first carrier region 202 corresponds to an extension of the first carrier region 202 from the first source region 13 towards the first drain region 15.
- the width d2022 of the first carrier region 202 in the first region A of the semiconductor device may be between 20% and 40% of a distance between the first drain region 15 and the plurality of first gate regions 14 in the first region A, for example. According to one example, the width d2022 of the first carrier region 202 in the first region A is between 3/ ⁇ m and 30 ⁇ m.
- a width d2032 of the second carrier region 203 may be less than a width d2031 of the second carrier region 203 in the second region B of the semiconductor device.
- a width d2031, d2032 of the second carrier region 203 corresponds to an extension of the second carrier region 203 from the first drain region 15 towards the first source region 13.
- the first carrier region 202 and the second carrier region 203 may be separate regions which do not directly adjoin each other. That is, a portion of the carrier 200 may always be arranged between the first carrier region 202 and the second carrier region 203 in a horizontal direction. In some embodiments, either the first carrier region 202 or the second carrier region 203 may also be omitted. That is, in some embodiments the semiconductor device may only comprise the first carrier region 202, and in other embodiments the semiconductor device may only comprise the second carrier region 203.
- FIG. 21 a top view of a section of a transistor arrangement according to one example is schematically illustrated.
- the arrangement illustrated in Figure 21 comprises the comb-like arrangement that has already been described with respect to Figure 16 above.
- an average doping concentration along a shortest path between the first source region 13 and the first drain region 15 in either at least one of the first semiconductor layers 110, or in at least one of the second semiconductor layers 120, or in both may or may not be locally increased.
- only the essential elements of the semiconductor device are particularly designated with the respective reference numbers.
- each first drain region 15 in the second region B is formed by three parallel sub-regions.
- Figure 22 (left side) exemplarily illustrates two parallel sub-regions of the first drain region 15 in a section C, as indicated in Figure 21 .
- such parallel lane trenches may be replaced by a plurality of circular trenches. That is, the first drain region 15 or the first source region 13 or both may be implemented similar to the plurality of gate regions 14.
- the plurality of gate regions 14 is arranged in a single row, as described above, a plurality of first drain regions 15 and/or a plurality of first source regions 13 each may be arranged in two or more parallel rows, as is exemplarily illustrated on the right side of Figure 22 .
- a carrier 200 may be provided ( Figure 23A ).
- a layer stack with a plurality of first semiconductor layers 110 of a first doping type and a plurality of second semiconductor layers 120 of a second doping type complementary to the first doping type may be formed on the carrier 200 ( Figure 23B ).
- the first semiconductor layers 110 and the second semiconductor layers 120 are arranged alternatingly between a first surface 101 and a second surface 102 of the layer stack.
- a first semiconductor region 13, 15 of a first semiconductor device M1 adjoining the plurality of first semiconductor layers 110 may be formed (see Figure 23C ), wherein the first semiconductor region 13, 15 has a first end arranged in a first region A of the semiconductor device and extends from its first end and from the first region A in a first horizontal direction y into a second region B of the semiconductor device.
- a plurality of second semiconductor regions 14 of the first semiconductor device M1 may also be formed (see Figure 23C ), wherein each of the plurality of semiconductor regions 14 adjoins at least one of the plurality of second semiconductor layers 120, and wherein a first number of the plurality of second semiconductor regions is arranged in the first region A and a second number of the plurality of second semiconductor regions 14 is arranged in the second region B of the semiconductor device.
- a third semiconductor region 15, 13 of the first semiconductor device M1 may be formed (see Figure 23C ), adjoining the plurality of first semiconductor layers 110, wherein the first semiconductor region 13, 15 extends from the first region A into the second region B of the semiconductor device and is spaced apart from the third semiconductor region 15, 13, and the plurality of second semiconductor regions 14 is arranged between the third semiconductor region 15, 13 and the first semiconductor region 13, 15, and is spaced apart from the third semiconductor region 15, 13 and the first semiconductor region 15.
- an average doping concentration along a shortest path between the first semiconductor region 13, 15 and the third semiconductor region 15, 13 in either at least one of the first semiconductor layers 110, or in at least one of the second semiconductor layers 120 or both in the first region A differs from an average doping concentration along a shortest path between the first semiconductor region 13, 15 and the third semiconductor region 15, 13 of the same layer 110, 120 in the second region B.
- a first carrier region 202, a second carrier region 203, or both may be formed in the carrier 200 (see Figure 23D ).
- the widths d2021, d2022, d2031, d2032 of the first carrier region 202 and the second carrier region 203 may be chosen as has been described with respect to Figures 17 to 20 above.
- first field plate region 206 or a second field plate region 207 or both on the third semiconductor layer 130 may be similar to what has been described with respect to the first carrier region 202 and the second carrier region 203 above. That is, a width d206 of the first field plate region 206 in the first region A may differ from a width d206 of the first field plate region 206 in the second region B.
- a width d207 of the second field plate region 207 in the first region A may differ from a width d207 of the second field plate region 207 in the second region B.
- the first field plate region 206 may be arranged above the first source region 13 end extend in a horizontal direction towards the first drain region 15.
- the second field plate electrode 207 may be arranged above the first drain region 15 and extend in a vertical direction towards the first source region 13.
- the first field plate electrode 206 and the second field plate electrode 207 may not directly adjoin each other.
- a layer of electrically insulating material 134 may be formed on the third semiconductor layer 130 such that the third semiconductor layer 130 is arranged between the layer of electrically insulating material 134 and the layer stack.
- the first field plate electrode 206 and the second field plate electrode 207 may be arranged in the layer of electrically insulating material 134 and may be electrically insulated from each other.
- the first field plate region 206 and the second field plate region 207 may either be floating field plate regions not being in electrical contact with any of the elements of the first semiconductor device M1. According to another example, the first field plate region 206 and the second field plate region 207 may be in electrical contact with one or more elements of the first semiconductor device M1 (not specifically illustrated).
- the first field plate region 206 and the second field plate region 207 may comprise a conducting material such as a metal, a polysilicon, or a doped semiconductor material, for example.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Manufacturing & Machinery (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP20177180.5A EP3916810A1 (de) | 2020-05-28 | 2020-05-28 | Halbleiterbauelement und verfahren zur herstellung davon |
US17/331,152 US11682696B2 (en) | 2020-05-28 | 2021-05-26 | Semiconductor device having a high breakdown voltage |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP20177180.5A EP3916810A1 (de) | 2020-05-28 | 2020-05-28 | Halbleiterbauelement und verfahren zur herstellung davon |
Publications (1)
Publication Number | Publication Date |
---|---|
EP3916810A1 true EP3916810A1 (de) | 2021-12-01 |
Family
ID=70921795
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP20177180.5A Withdrawn EP3916810A1 (de) | 2020-05-28 | 2020-05-28 | Halbleiterbauelement und verfahren zur herstellung davon |
Country Status (2)
Country | Link |
---|---|
US (1) | US11682696B2 (de) |
EP (1) | EP3916810A1 (de) |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110127606A1 (en) * | 2009-11-30 | 2011-06-02 | Madhur Bobde | Lateral super junction device with high substrate-drain breakdwon and built-in avalanche clamp diode |
US20190198609A1 (en) * | 2017-12-22 | 2019-06-27 | Infineon Technologies Dresden GmbH & Co. KG | Transistor Arrangement and Method of Producing Thereof |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9401399B2 (en) * | 2013-10-15 | 2016-07-26 | Infineon Technologies Ag | Semiconductor device |
DE102016101679B4 (de) | 2016-01-29 | 2019-03-28 | Infineon Technologies Austria Ag | Halbleitervorrichtung mit einem lateralen Transistor |
DE102018105741B3 (de) | 2018-03-13 | 2019-07-11 | Infineon Technologies Dresden Gmbh | Verfahren zum erzeugen komplementär dotierter halbleitergebiete in einem halbleiterkörper und halbleiteranordnung |
EP3644374A1 (de) | 2018-10-23 | 2020-04-29 | Infineon Technologies Dresden GmbH & Co . KG | Laterale superübergangstransistorvorrichtung und verfahren zur herstellung davon |
-
2020
- 2020-05-28 EP EP20177180.5A patent/EP3916810A1/de not_active Withdrawn
-
2021
- 2021-05-26 US US17/331,152 patent/US11682696B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110127606A1 (en) * | 2009-11-30 | 2011-06-02 | Madhur Bobde | Lateral super junction device with high substrate-drain breakdwon and built-in avalanche clamp diode |
US20190198609A1 (en) * | 2017-12-22 | 2019-06-27 | Infineon Technologies Dresden GmbH & Co. KG | Transistor Arrangement and Method of Producing Thereof |
Also Published As
Publication number | Publication date |
---|---|
US20210376066A1 (en) | 2021-12-02 |
US11682696B2 (en) | 2023-06-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10157983B2 (en) | Vertical power MOS-gated device with high dopant concentration N-well below P-well and with floating P-islands | |
US11245002B2 (en) | Superjunction transistor arrangement and method of producing thereof | |
US9093522B1 (en) | Vertical power MOSFET with planar channel and vertical field plate | |
US8203181B2 (en) | Trench MOSFET semiconductor device and manufacturing method therefor | |
US11538933B2 (en) | Schottky diode integrated into superjunction power MOSFETs | |
US8704292B2 (en) | Vertical capacitive depletion field effect transistor | |
US9825129B2 (en) | Transistor device | |
KR20010080325A (ko) | 개선된 고주파 스위칭 특성 및 항복 특성을 갖는 전력용반도체 장치들 | |
US9698228B2 (en) | Transistor device with field-electrode | |
GB2590716A (en) | Fortified trench planar MOS power transistor | |
US20160343848A1 (en) | Transistor Arrangement Including Power Transistors and Voltage Limiting Means | |
CN104979401A (zh) | 半导体器件和集成电路 | |
KR102546879B1 (ko) | 필드 전극과 소스 전극 사이에 정류기 소자를 포함하는 트랜지스터 장치 | |
KR102387574B1 (ko) | 전력 반도체 소자 | |
US11404535B2 (en) | Semiconductor device and method for producing a semiconductor device | |
EP3916810A1 (de) | Halbleiterbauelement und verfahren zur herstellung davon | |
EP3916809A1 (de) | Halbleiterbauelement und verfahren zur herstellung davon | |
US20220384567A1 (en) | Transistor arrangement with a lateral superjunction transistor device | |
US11309434B2 (en) | Semiconductor device and method of producing the same | |
US20200388672A1 (en) | Semiconductor Device and Method of Producing the Same | |
US20240290880A1 (en) | Method for producing a vertical field-effect transistor structure and corresponding vertical field-effect transistor structure | |
US20240250678A1 (en) | Electronic circuit with a transistor device and a protection circuit | |
EP4228009A1 (de) | Feldeffekttransistor mit grabenübergang mit mesa-bereich |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN PUBLISHED |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
B565 | Issuance of search results under rule 164(2) epc |
Effective date: 20210209 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20220530 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20231201 |