EP3649833B1 - Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts - Google Patents

Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts Download PDF

Info

Publication number
EP3649833B1
EP3649833B1 EP18738426.8A EP18738426A EP3649833B1 EP 3649833 B1 EP3649833 B1 EP 3649833B1 EP 18738426 A EP18738426 A EP 18738426A EP 3649833 B1 EP3649833 B1 EP 3649833B1
Authority
EP
European Patent Office
Prior art keywords
input current
current
voltage
input
approximately
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
EP18738426.8A
Other languages
German (de)
French (fr)
Other versions
EP3649833A1 (en
Inventor
Yifeng QIU
Frederic S. Diana
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lumileds LLC
Original Assignee
Lumileds LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US15/640,549 external-priority patent/US10716183B2/en
Application filed by Lumileds LLC filed Critical Lumileds LLC
Publication of EP3649833A1 publication Critical patent/EP3649833A1/en
Application granted granted Critical
Publication of EP3649833B1 publication Critical patent/EP3649833B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/20Controlling the colour of the light
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/40Details of LED load circuits
    • H05B45/44Details of LED load circuits with an active control inside an LED matrix
    • H05B45/46Details of LED load circuits with an active control inside an LED matrix having LEDs disposed in parallel lines

Definitions

  • Tunable white lighting is one of the biggest trends in commercial and home lighting.
  • a tunable-white luminaire is usually able to change its color and light output level along two independent axes.
  • DE 10 2012 207185 A1 discloses a device for producing white light whose color temperature can be adjusted, the device comprising: a first LED light source for generating a first light of a first color, a second LED light source for generating a second light of a second color, and a third LED light source for generating a third light of a third color.
  • a mixed light can be generated, the color point is virtually on the black body curve.
  • US 2014/210368 A1 discloses an LED array including three or more strings of bare LEDs mounted in close proximity to each other on a substrate.
  • the strings of LEDs emit light of one or more wavelengths of blue, indigo and/or violet light.
  • a control circuit applies currents to the strings of LEDs, causing the LEDs in the strings to emit light, which causes the luminescent materials to emit light.
  • a user interface enables users to control the currents applied by the control circuit to the strings of LEDs to achieve a Correlated Color Temperature (CCT) value and hue that are desired by users, with CIE chromaticity coordinates that lie on, or near to the black body radiation curve.
  • CCT Correlated Color Temperature
  • US 2014/333216 A1 discloses an apparatus that includes a first LED driver configured to control a first string of LEDs, a second LED driver configured to control a second string of LEDs, a third LED driver configured to control a third string of LEDs, and a control circuit configured to receive a control signal and to control the first, second, and third LED drivers so that the first, second, and third strings of LEDs cooperate in producing light according to the control signal and a color curve.
  • An interface currents channeling circuit is used to convert two current channels of a conventional two-channel driver into three driving currents for the three LED arrays. By doing so, the same two channel driver may be used for applications requiring just two LED arrays as well as three LED arrays.
  • a color space is a three-dimensional space; that is, a color is specified by a set of three numbers that specify the color and brightness of a particular homogeneous visual stimulus.
  • the three numbers may be the International Commission on Illumination (CIE) coordinates X, Y, and Z, or other values such as hue, colorfulness, and luminance.
  • CIE International Commission on Illumination
  • a chromaticity diagram is a color projected into a two-dimensional space that ignores brightness.
  • the standard CIE XYZ color space projects directly to the corresponding chromaticity space specified by the two chromaticity coordinates known as x and y, as shown in FIG. 1 .
  • Chromaticity is an objective specification of the quality of a color regardless of its luminance. Chromaticity consists of two independent parameters, often specified as hue and colorfulness, where the latter is alternatively called saturation, chroma, intensity, or excitation purity.
  • the chromaticity diagram may include all the colors perceivable by the human eye. The chromaticity diagram may provide high precision because the parameters are based on the spectral power distribution (SPD) of the light emitted from a colored object and are factored by sensitivity curves which have been measured for the human eye. Any color may be expressed precisely in terms of the two color coordinates x and y.
  • SPD spectral power distribution
  • All colors within a certain region known as a MacAdam ellipse (MAE) 102, may be indistinguishable to the average human eye from the color at the center 104 of the ellipse.
  • the chromaticity diagram may have multiple MAEs.
  • Standard Deviation Color Matching in LED lighting uses deviations relative to MAEs to describe color precision of a light source.
  • the chromaticity diagram includes the Planckian locus, or the black body line (BBL) 106.
  • the BBL 106 is the path or locus that the color of an incandescent black body would take in a particular chromaticity space as the blackbody temperature changes. It goes from deep red at low temperatures through orange, yellowish white, white, and finally bluish white at very high temperatures. Generally speaking, human eyes prefer white color points not too far away from the BBL 106. Color points above the black body line would appear too green while those below would appear too pink.
  • LEDs light emitting diodes
  • Another method may be to mix two or more phosphor converted white LEDs of different correlated color temperatures (CCTs). This method is described in additional detail below.
  • LEDs having two different CCTs on each end of a desired tuning range may be used.
  • a first LED may have a CCT of 2700K, which is a warm white
  • a second LED may have a color temperature of 4000K, which is a neutral white.
  • White colors having a temperature between 2700K and 4000K may be obtained by simply varying the mixing ratio of power provided to the first LED through a first channel of a driver and power provided to the second LED through a second channel of the driver.
  • FIG. 2 a diagram illustrating different CCTs and their relationship to the BBL 106 is shown.
  • the achievable color points of mixing two LEDs with different CCTs may form a first straight line 202.
  • the color points of 2700K and 4000K are exactly on the BBL 106, the color points in between these two CCTs would be below the BBL 106. This may not be a problem, as the maximum distance of points on this line from the BBL 106 may be relatively small.
  • the first straight line 202 between the two colors may be far below the BBL 106. As shown in FIG. 2 , the color point at 4000K may be very far away from the BBL 106.
  • a third channel of neutral white LEDs (4000K) may be added between the two LEDs and a 2-step tuning process may be performed.
  • a first step line 204 may be between 2700K and 4000K and a second step line 206 may be between 4000K and 6500K.
  • This may provide 3 step MAE BBL color temperature tunability over a wide range of CCTs.
  • a first LED array having a warm white (WW) CCT, a second LED array having a neutral white (NW) CCT, and a third LED array having a cool white (CW) CCT and a two-step tuning process may be used to achieve three-step MAE BBL CCT tunability over a wide range of CCTs.
  • a two channel driver 302 may be used to power two LED arrays having CCTs at the ends of a desired tuning range.
  • the two channel driver 302 may be a conventional LED driver known in the art.
  • the two LED arrays may be mounted on an LED board 318.
  • a first channel 304 of the two channel driver 302 may power a first LED array 306 of a first CCT and a second channel 308 of the two channel driver 302 may power a second LED array 310 of a second CCT.
  • the two channel driver 302 may provide two driving currents to the LED board 318 over one or more electrical connections 312, such as wires or direct board to board connections.
  • the one or more electrical connections 312 may be connected to one or more solder points 316.
  • a three-channel driver may be used to control the three LED arrays in a similar manner.
  • a three-channel driver may be more complex and expensive than a conventional two channel driver. It may be desirable to multiply the output of a driver to power a greater number of LED arrays than channels, such that there is more than a 1:1 ratio of driver channels to LED arrays.
  • FIG. 4 a block diagram illustrating hardware used in tunable white light engine having a greater number of LED arrays than driver channels is shown.
  • an interface currents channeling circuit is used to convert two current channels of a two channel driver 402 into three driving channels in order to achieve 2-piece linear near BBL 106 color temperature tunability.
  • the interface currents channeling circuit may be mounted on a converter printed circuit board (PCB) 404 between the two channel driver 402 and a LED board 406.
  • the two channel driver 302 may be a conventional LED driver known in the art.
  • the interface currents channeling circuit may allow the two channel driver 402 to be used for applications requiring two LED arrays as well as applications with three LED arrays. Because the same two channel driver 402 may be used in both cases, circuit complexity, size, and expense may be reduced.
  • FIG. 3 shows an interface channeling circuit that may be used to power three LED arrays using a two-channel driver
  • the principles described below may be applied to any arrangement in which a driver is used to power a number of LED arrays that is greater than a number of output channels.
  • the following description relates to the tunability of LED arrays having different CCTs, a person skilled in the art would understand that the embodiments described herein may apply to any desired tunable range, such as color ranges, infrared (IR) ranges, and ultraviolet (UV) ranges.
  • IR infrared
  • UV ultraviolet
  • the interface currents channeling circuit mounted on the converter PCB 404 may enable the two channel driver 402 to power two LED arrays at the ends of a desired tunable range as well as an additional LED array in approximately the middle of the desired tunable range.
  • a first LED array 408 having a first CCT, a second LED array 410 having a second CCT, and a third LED array 412 having a third CCT may be mounted on the LED board 318.
  • a first channel 412 of the two channel driver 402 and a second channel 414 may be connected to the PCB 404 by a first set of connections 416, such as wires or direct board to board connections.
  • the first channel 412 and the second channel 414 may each have a positive and a negative output.
  • the converter PCB 404 may provide three driving currents to the LED board 406 over a second set of electrical connections 418, such as wires or direct board to board connections.
  • the second set of electrical connections 418 may be connected to one or more solder points 420 on the LED board 406.
  • the second set of electrical connections 418 may include three separate negative outputs for the first LED array 408, the second LED array 410, and the third LED array 412.
  • a LED+ output from the converter PCB 404 may be connected to a positive output of the two channel driver 402.
  • the LED+ output may be connected to anode ends of the first LED array 408, the second LED array 410, and the third LED array 412.
  • a first input current may be I1 and a second input current may be 12.
  • the output currents may be Iww for warm white (WW) LEDs, I NW for neutral white (NW) LEDs, and I CW for cool white (CW) LEDs.
  • WW warm white
  • NW neutral white
  • CW cool white
  • the WW channel may receive a current equal to the difference between I1 and 12, while the NW channel may receive twice the amount of current of I2.
  • the sum of Iww and I NW may still be I1+I2. It should be noted that the actual sum may be slightly less than I1+I2 as part of the total current is used to power the interface currents channeling circuit.
  • the interface currents channeling circuit makes use of various analog techniques, such as voltage sensing, low-pass filter and analog signal subtraction. All voltages shown in the diagram refer to the ground.
  • the converter PCB may control currents flowing through WW LEDs and CW LEDs using voltage controlled current sources. In addition, the converter PCB may perform only on/off control on current flowing through NW LEDs.
  • the WW LEDs and the CW LEDs may have CCTs that are on the ends of a desired tunable range.
  • the NW LEDs may have a CCT that is located approximately in the middle of the desired tunable range.
  • the first input current I1 may be connected to a first sense resistor (Rs) 502.
  • the second input current 12 may be connected to a second Rs 504.
  • the first Rs 502 and the second Rs 504 may have the same resistance value.
  • a first diode D1 506 may prevent the first input current I1 from injecting into the second input current 12.
  • a second diode D2 508 may prevent the second input current 12 from injecting into the first input current I1.
  • the first Rs 502 and the second Rs 504 may share one common terminal V c , which may be connected to the anodes of a first LED string 510 that includes WW LEDs, a second LED string 512 that includes NW LEDs, and a third LED string 514 that includes CW LEDs.
  • the voltages at V a and Vb are representative of the currents flowing through the first Rs 502 and the second Rs 504 with a common-mode component, which is the voltage at V c .
  • the voltage at V b may be attenuated by a resistive divider that includes a first resistor (R1) 516 and a second resistor (R2) 518.
  • the resulting signal may be sent through a first low-pass filter (LPF) 520 to generate V bb in a low voltage domain.
  • the voltage at V a may be attenuated by a resistive divider that includes a first resistor (R1) 522 and a second resistor (R2) 524.
  • the first resistor (R1) 522 may be the same value as the first resistor (R1) 516 and the second resistor (R2) may be the same value as the second resistor (R2) 518.
  • the resulting signal may be sent through a second LPF 526 to generate V aa in a low voltage domain.
  • the second LPF 526 may perform the same operations as the first LPF 520.
  • V bb may be fed to a first operational amplifier (opamp) 528 that is configured to perform subtraction between V bb and V aa .
  • the outputs of the first opamp 528 may be Vww.
  • V aa may be fed to a second opamp 530 that is configured to perform subtraction between V aa and V bb .
  • the output of the second opamp 530 may be V CW .
  • R3 and R4 may have the same values in the first computational circuit 560 and the second computational circuit 562.
  • the Vww may be fed to a voltage controlled current source, which may be implemented with a first amplifier (amp) 536.
  • the first amp 536 may output a voltage V g1 .
  • the voltage V g1 may be input to a first transistor M1 that is used to provide a driving current for the first LED string 510.
  • the first transistor M1 may be a conventional metal oxide semiconductor field effect transistor (MOSFET).
  • the first transistor M1 may be an n-channel MOSFET.
  • the first amp 536 may regulate the voltage V g1 in a closed loop such that current flowing through the first transistor M1 is equal to Vww/Rs.
  • the inputs to the first amp 536 may be very close to each other in a closed loop regulation.
  • the first amp 306 may compare the value of Vww to the sensed voltage across Rs 564 at the source of the first transistor M1.
  • the Rs 564 may have the same resistance value as the first Rs 502 and/or the second Rs 504. If the sensed voltage is lower than Vww, the first amp 306 may raise V g1 to increase the current in the first transistor M1 until the sensed voltage is approximately equal to V WW . Likewise, if the sensed voltage is higher than Vww, the first amp 306 may reduce V g1 , which may reduce the current in the first transistor M1.
  • the Vcw may be fed to the voltage controlled current source, which may be implemented with a second amp 538.
  • the second amp 538 may output a voltage V g2 .
  • the voltage V g2 may be input to a third transistor M3 that is used to provide a driving current for the third LED string 514.
  • the third transistor M3 may be a conventional metal oxide semiconductor field effect transistor (MOSFET).
  • the third transistor M3 may be an n-channel MOSFET.
  • the second amp 538 may regulate the voltage V g2 in a closed loop such that current flowing through the third transistor M3 is equal to Vcw/Rs.
  • the inputs to the second amp 538 may be very close to each other in a closed loop regulation.
  • the second amp 538 may compare the value of Vcw to the sensed voltage across Rs 566 at the source of the third transistor M3.
  • the Rs 566 may have the same resistance value as the first Rs 502 and/or the second Rs 504. If the sensed voltage is lower than Vcw, the second amp 538 may raise V g2 to increase the current in the third transistor M3 until the sensed voltage is approximate equal to V CW . Likewise, if the sensed voltage is higher than Vcw, the second amp 538 may reduce V g2 , which may reduce the current in the third transistor M3.
  • the output of the first amp 536 and the output of the second amp 538 may be clamped to zero when the difference between its inputs is negative.
  • a second transistor M2 may control power to the second LED string 512.
  • the second transistor M2 may be a conventional metal oxide semiconductor field effect transistor (MOSFET).
  • the second transistor M2 may be an n-channel MOSFET.
  • the second transistor M2 may only be switched on when both the first input current I1 and the second input current 12 are in regulation.
  • the second transistor M2 may have a pull up resistor (R7) 544 tied to Vc.
  • the pull up resistor (R7) 544 may be tied to the node Vc because, at startup, the low voltage supply VDD may not be available. As a result, the first transistor M1 and the third transistor M3 would be in an off state.
  • the whole circuit would appear as open-circuit to the current sources. This may trigger open-circuit protection and lead to a non-startup condition.
  • the current produced by the voltage controlled current sources for the first LED string 510 and the third LED string 514 may be slightly larger than the absolute value of (I1-I2). This may ensure that the second LED string 512 is off when either I1 or 12 carries zero current. In other words, only one string of LEDs at either endpoint of the desired tuning range may be on at a time.
  • the AND logic of the switching transistor may be realized by the gate control block 532.
  • the gate control block 532 makes use of the fact that the output of the first amp 536 (V g1 ) and the output of the second amp 538 (V g2 ) in a voltage controlled current source may swing to its supply rail (VDD) if it is unable to maintain regulation.
  • the VDD may be chosen in such a way that the voltages V g1 and V g2 are significantly lower than VDD when the first amp 536 and the second amp 538 are in regulation under all operating conditions.
  • the V g1 may be attenuated by resistive dividers that include a first resistor (R5) 540 and a second resistor (R6) 542, and then fed to a REF input of a first shunt regulator 570.
  • the V g2 may be attenuated by resistive dividers that include a first resistor (R5) 574 and a second resistor (R6) 576, and then fed to a REF input of a second shunt regulator 572.
  • the first resistor (R5) 540 and the second resistor (R6) 542 may be the same value as the first resistor (R5) 574 and the second resistor (R6) 576 V g2 .
  • the first shunt regulator 570 and the second shunt regulator 572 may have an internal reference voltage of 2.5V. When the voltage applied at their REF nodes is higher than 2.5V, the first shunt regulator 570 and the second shunt regulator 572 may sink a large current. When the voltage applied at their REF nodes is lower than 2.5V, the first shunt regulator 570 and the second shunt regulator 572 may sink a very small quiescent current.
  • the large sinking current may pull the gate voltage of the second transistor M2 down to a level below its threshold, which may switch off the second transistor M2.
  • the first shunt regulator 570 and the second shunt regulator 572 may not be able to pull their cathodes more than the V f of a diode below their REF nodes. Accordingly, the second transistor M2 may have a threshold voltage that is higher than 2V.
  • a shunt regulator with a lower internal reference voltage, such as 1.5V may be used.
  • VDD may be set to be 5V and the attenuation factor ⁇ may be set to 0.6.
  • the shunt regulator may draw a minimum current and the gate of the second transistor M2 may be pulled high towards the VDD. If either the first amp 536 or the second amp 538 is out of regulation, the shunt regulator may switch off the NMOS.
  • step 602 the first input current I1 is received from the first channel 412 of the two channel LED driver 402.
  • step 604 a second input current I2 is received from the second channel 414 of the two channel LED driver 402.
  • step 606 a ratio of the first input current I1 to the second input current I2 is determined.
  • step 608 the first input current I1 and the second input current I2 are converted to a first output current, a second output current, and a third output current based on the ratio.
  • the first output current is provided to a first LED array 510 having a CCT at approximately an end of a desired CCT range
  • the second output current is provided to a second LED array 516 having a CCT at approximately an opposite end of the desired CCT range
  • the third output current is provided to a third LED array 514 having a CCT in approximately a middle of a desired CCT range.
  • the method shown in FIG. 6 may be performed by the interface currents channeling circuit.
  • the interface currents channeling circuit includes a first sense resistor 502 to sense a first input voltage from a first input current I2 from a first channel 412 of a two channel LED driver 402.
  • a second sense resistor 504 senses a second input voltage of a second input current I2 from a second channel 414 of the two channel LED driver 402.
  • the first sense resistor 502 and the second sense resistor 504 are tied to a common node V c .
  • a first computational circuit 560 is configured to subtract the second input voltage from the first input voltage to generate a first output voltage to power a first LED array 510 having a CCT at approximately an end of a desired CCT range.
  • a second computational circuit 562 is configured to subtract the first input voltage from the second input voltage to generate a second output voltage to power a second LED array 516 having a CCT at approximately an opposite end of the desired CCT range.
  • a gate control block 532 is configured to generate a third output voltage to power a third LED array 514 having a CCT in approximately a middle of a desired CCT range if the first input current I1 and the second input current 12 are both in regulation.
  • the methods described herein may be implemented in a computer program, software, or firmware incorporated in a computer-readable medium for execution by a computer or processor.
  • Examples of computer-readable media include electronic signals (transmitted over wired or wireless connections) and computer-readable storage media.
  • Examples of computer-readable storage media include, but are not limited to, a read only memory (ROM), a random access memory (RAM), a register, cache memory, semiconductor memory devices, magnetic media such as internal hard disks and removable disks, magneto-optical media, and optical media such as CD-ROM disks, and digital versatile disks (DVDs).

Landscapes

  • Circuit Arrangement For Electric Light Sources In General (AREA)

Description

    BACKGROUND
  • Tunable white lighting is one of the biggest trends in commercial and home lighting. A tunable-white luminaire is usually able to change its color and light output level along two independent axes. DE 10 2012 207185 A1 discloses a device for producing white light whose color temperature can be adjusted, the device comprising: a first LED light source for generating a first light of a first color, a second LED light source for generating a second light of a second color, and a third LED light source for generating a third light of a third color. By appropriate brightness control of the three LED light sources, a mixed light can be generated, the color point is virtually on the black body curve. US 2014/210368 A1 discloses an LED array including three or more strings of bare LEDs mounted in close proximity to each other on a substrate. The strings of LEDs emit light of one or more wavelengths of blue, indigo and/or violet light. A control circuit applies currents to the strings of LEDs, causing the LEDs in the strings to emit light, which causes the luminescent materials to emit light. A user interface enables users to control the currents applied by the control circuit to the strings of LEDs to achieve a Correlated Color Temperature (CCT) value and hue that are desired by users, with CIE chromaticity coordinates that lie on, or near to the black body radiation curve. US 2014/333216 A1 discloses an apparatus that includes a first LED driver configured to control a first string of LEDs, a second LED driver configured to control a second string of LEDs, a third LED driver configured to control a third string of LEDs, and a control circuit configured to receive a control signal and to control the first, second, and third LED drivers so that the first, second, and third strings of LEDs cooperate in producing light according to the control signal and a color curve.
  • SUMMARY
  • The method of the invention is defined by claim 1 and the device of the invention is defined by claim 7. Preferred embodiments of the invention are defined by the dependent claims. An interface currents channeling circuit is used to convert two current channels of a conventional two-channel driver into three driving currents for the three LED arrays. By doing so, the same two channel driver may be used for applications requiring just two LED arrays as well as three LED arrays.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • A more detailed understanding may be had from the following description, given by way of example in conjunction with the accompanying drawings wherein:
    • FIG. 1 is a chromaticity diagram representing a color space;
    • FIG. 2 is a diagram illustrating different correlated color temperatures (CCTs) and their relationship to a black body line (BBL) on the chromaticity diagram;
    • FIG. 3 is a block diagram illustrating hardware used in a tunable white light engine having a corresponding number of light emitting diode (LED) arrays and driver channels;
    • FIG. 4 is a block diagram illustrating hardware used in tunable white light engine having a greater number of LED arrays than driver channels;
    • FIG. 5 is a circuit diagram of an interface currents channeling circuit; and
    • FIG. 6 is a flowchart illustrating a method for providing two-step linear CCT tunability in one or more LED arrays.
    DETAILED DESCRIPTION
  • In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps, and techniques, in order to provide a thorough understanding of the present embodiments. It will be understood that when an element such as a layer, region, or substrate is referred to as being "on" or "over" another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being "directly on" or "directly" over another element, there are no intervening elements present. It will also be understood that when an element is referred to as being "beneath," "below," or "under" another element, it can be directly beneath or under the other element, or intervening elements may be present. In contrast, when an element is referred to as being "directly beneath" or "directly under" another element, there are no intervening elements present.
  • In the interest of not obscuring the presentation of embodiments in the following detailed description, some processing steps or operations that are known in the art may have been combined together for presentation and for illustration purposes and in some instances may have not been described in detail. In other instances, some processing steps or operations that are known in the art may not be described at all. It should be understood that the following description is rather focused on the distinctive features or elements of various embodiments described herein.
  • Referring to FIG. 1, a chromaticity diagram representing a color space is shown. A color space is a three-dimensional space; that is, a color is specified by a set of three numbers that specify the color and brightness of a particular homogeneous visual stimulus. The three numbers may be the International Commission on Illumination (CIE) coordinates X, Y, and Z, or other values such as hue, colorfulness, and luminance. Based on the fact that the human eye has three different types of color sensitive cones, the response of the eye is best described in terms of these three "tristimulus values."
  • A chromaticity diagram is a color projected into a two-dimensional space that ignores brightness. For example, the standard CIE XYZ color space projects directly to the corresponding chromaticity space specified by the two chromaticity coordinates known as x and y, as shown in FIG. 1.
  • Chromaticity is an objective specification of the quality of a color regardless of its luminance. Chromaticity consists of two independent parameters, often specified as hue and colorfulness, where the latter is alternatively called saturation, chroma, intensity, or excitation purity. The chromaticity diagram may include all the colors perceivable by the human eye. The chromaticity diagram may provide high precision because the parameters are based on the spectral power distribution (SPD) of the light emitted from a colored object and are factored by sensitivity curves which have been measured for the human eye. Any color may be expressed precisely in terms of the two color coordinates x and y.
  • All colors within a certain region, known as a MacAdam ellipse (MAE) 102, may be indistinguishable to the average human eye from the color at the center 104 of the ellipse. The chromaticity diagram may have multiple MAEs. Standard Deviation Color Matching in LED lighting uses deviations relative to MAEs to describe color precision of a light source.
  • The chromaticity diagram includes the Planckian locus, or the black body line (BBL) 106. The BBL 106 is the path or locus that the color of an incandescent black body would take in a particular chromaticity space as the blackbody temperature changes. It goes from deep red at low temperatures through orange, yellowish white, white, and finally bluish white at very high temperatures. Generally speaking, human eyes prefer white color points not too far away from the BBL 106. Color points above the black body line would appear too green while those below would appear too pink.
  • One method of creating white light using light emitting diodes (LEDs) may be to additively mix red, green and blue colored lights. However, this method may require precise calculation of mixing ratios so that the resulting color point is on or close to the BBL 106. Another method may be to mix two or more phosphor converted white LEDs of different correlated color temperatures (CCTs). This method is described in additional detail below.
  • To create a tunable white light engine, LEDs having two different CCTs on each end of a desired tuning range may be used. For example, a first LED may have a CCT of 2700K, which is a warm white, and a second LED may have a color temperature of 4000K, which is a neutral white. White colors having a temperature between 2700K and 4000K may be obtained by simply varying the mixing ratio of power provided to the first LED through a first channel of a driver and power provided to the second LED through a second channel of the driver.
  • Referring now to FIG. 2, a diagram illustrating different CCTs and their relationship to the BBL 106 is shown. When plotted in the chromaticity diagram, the achievable color points of mixing two LEDs with different CCTs may form a first straight line 202. Assuming the color points of 2700K and 4000K are exactly on the BBL 106, the color points in between these two CCTs would be below the BBL 106. This may not be a problem, as the maximum distance of points on this line from the BBL 106 may be relatively small.
  • However, in practice, it may be desirable to offer a wider tuning range of color temperatures between, for example, 2700K and 6500K, which may be cool white or day light. If only 2700K LEDs and 6500K LEDs are used in the mixing, the first straight line 202 between the two colors may be far below the BBL 106. As shown in FIG. 2, the color point at 4000K may be very far away from the BBL 106.
  • To remedy this, a third channel of neutral white LEDs (4000K) may be added between the two LEDs and a 2-step tuning process may be performed. For example, a first step line 204 may be between 2700K and 4000K and a second step line 206 may be between 4000K and 6500K. This may provide 3 step MAE BBL color temperature tunability over a wide range of CCTs. A first LED array having a warm white (WW) CCT, a second LED array having a neutral white (NW) CCT, and a third LED array having a cool white (CW) CCT and a two-step tuning process may be used to achieve three-step MAE BBL CCT tunability over a wide range of CCTs.
  • Referring now to FIG. 3, a block diagram illustrating hardware used in a tunable white light engine having a corresponding number of LED arrays and driver channels is shown. As described above, a two channel driver 302 may be used to power two LED arrays having CCTs at the ends of a desired tuning range. The two channel driver 302 may be a conventional LED driver known in the art. The two LED arrays may be mounted on an LED board 318. A first channel 304 of the two channel driver 302 may power a first LED array 306 of a first CCT and a second channel 308 of the two channel driver 302 may power a second LED array 310 of a second CCT. The two channel driver 302 may provide two driving currents to the LED board 318 over one or more electrical connections 312, such as wires or direct board to board connections. The one or more electrical connections 312 may be connected to one or more solder points 316.
  • A three-channel driver may be used to control the three LED arrays in a similar manner. However, a three-channel driver may be more complex and expensive than a conventional two channel driver. It may be desirable to multiply the output of a driver to power a greater number of LED arrays than channels, such that there is more than a 1:1 ratio of driver channels to LED arrays.
  • Referring now to FIG. 4, a block diagram illustrating hardware used in tunable white light engine having a greater number of LED arrays than driver channels is shown. According to the invention, an interface currents channeling circuit is used to convert two current channels of a two channel driver 402 into three driving channels in order to achieve 2-piece linear near BBL 106 color temperature tunability.
  • In an embodiment, the interface currents channeling circuit may be mounted on a converter printed circuit board (PCB) 404 between the two channel driver 402 and a LED board 406. The two channel driver 302 may be a conventional LED driver known in the art. The interface currents channeling circuit may allow the two channel driver 402 to be used for applications requiring two LED arrays as well as applications with three LED arrays. Because the same two channel driver 402 may be used in both cases, circuit complexity, size, and expense may be reduced.
  • It should be noted that although FIG. 3 shows an interface channeling circuit that may be used to power three LED arrays using a two-channel driver, the principles described below may be applied to any arrangement in which a driver is used to power a number of LED arrays that is greater than a number of output channels. In addition, although the following description relates to the tunability of LED arrays having different CCTs, a person skilled in the art would understand that the embodiments described herein may apply to any desired tunable range, such as color ranges, infrared (IR) ranges, and ultraviolet (UV) ranges.
  • As described in more detail below, the interface currents channeling circuit mounted on the converter PCB 404 may enable the two channel driver 402 to power two LED arrays at the ends of a desired tunable range as well as an additional LED array in approximately the middle of the desired tunable range. A first LED array 408 having a first CCT, a second LED array 410 having a second CCT, and a third LED array 412 having a third CCT may be mounted on the LED board 318. A first channel 412 of the two channel driver 402 and a second channel 414 may be connected to the PCB 404 by a first set of connections 416, such as wires or direct board to board connections. The first channel 412 and the second channel 414 may each have a positive and a negative output.
  • The converter PCB 404 may provide three driving currents to the LED board 406 over a second set of electrical connections 418, such as wires or direct board to board connections. The second set of electrical connections 418 may be connected to one or more solder points 420 on the LED board 406. The second set of electrical connections 418 may include three separate negative outputs for the first LED array 408, the second LED array 410, and the third LED array 412. A LED+ output from the converter PCB 404 may be connected to a positive output of the two channel driver 402. The LED+ output may be connected to anode ends of the first LED array 408, the second LED array 410, and the third LED array 412.
  • The mathematical relationship between the inputs and outputs of the interface currents channeling circuit are described herein. In the following equations, a first input current may be I1 and a second input current may be 12. The output currents may be Iww for warm white (WW) LEDs, INW for neutral white (NW) LEDs, and ICW for cool white (CW) LEDs. The relationship may be defined as follows:
    • If I1≥I2 then I WW = I 1 I 2 , I NW = 2 × I 2 , I CW = 0
      Figure imgb0001
    • Else I WW = 0 , I NW = 2 × I 1 , I CW = I 2 I 1
      Figure imgb0002
  • In the case of I1>I2, the WW channel may receive a current equal to the difference between I1 and 12, while the NW channel may receive twice the amount of current of I2. The sum of Iww and INW may still be I1+I2. It should be noted that the actual sum may be slightly less than I1+I2 as part of the total current is used to power the interface currents channeling circuit.
  • If the current in I1 is 0 and I1 corresponds to the WW LEDs, all the current in 12 will go to the CW LEDs and no current will go to the WW LEDs or the NW LEDs. Likewise, if the current in 12 is 0 and 12 corresponds to the CW LEDs, all the current in I1 will go to the WW LEDs and no current will go to the CW LEDs or the NW LEDs.
  • Referring now to FIG. 5, a circuit diagram of the interface currents channeling circuit is shown. The interface currents channeling circuit makes use of various analog techniques, such as voltage sensing, low-pass filter and analog signal subtraction. All voltages shown in the diagram refer to the ground. The converter PCB may control currents flowing through WW LEDs and CW LEDs using voltage controlled current sources. In addition, the converter PCB may perform only on/off control on current flowing through NW LEDs. The WW LEDs and the CW LEDs may have CCTs that are on the ends of a desired tunable range. The NW LEDs may have a CCT that is located approximately in the middle of the desired tunable range.
  • The first input current I1 may be connected to a first sense resistor (Rs) 502. The second input current 12 may be connected to a second Rs 504. The first Rs 502 and the second Rs 504 may have the same resistance value. A first diode D1 506 may prevent the first input current I1 from injecting into the second input current 12. A second diode D2 508 may prevent the second input current 12 from injecting into the first input current I1. The first Rs 502 and the second Rs 504 may share one common terminal Vc, which may be connected to the anodes of a first LED string 510 that includes WW LEDs, a second LED string 512 that includes NW LEDs, and a third LED string 514 that includes CW LEDs. The voltages at Va and Vb are representative of the currents flowing through the first Rs 502 and the second Rs 504 with a common-mode component, which is the voltage at Vc.
  • As shown in a first computational circuit 560, the voltage at Vb may be attenuated by a resistive divider that includes a first resistor (R1) 516 and a second resistor (R2) 518. The resulting signal may be sent through a first low-pass filter (LPF) 520 to generate Vbb in a low voltage domain. Vbb may be defined as: V bb = LPF V b × α ,
    Figure imgb0003
    where α is an attenuation factor, which may be defined as: α = R 2 R 1 + R 2 .
    Figure imgb0004
  • As shown in a second computational circuit 562, the voltage at Va may be attenuated by a resistive divider that includes a first resistor (R1) 522 and a second resistor (R2) 524. In an embodiment, the first resistor (R1) 522 may be the same value as the first resistor (R1) 516 and the second resistor (R2) may be the same value as the second resistor (R2) 518. The resulting signal may be sent through a second LPF 526 to generate Vaa in a low voltage domain. In an embodiment, the second LPF 526 may perform the same operations as the first LPF 520. Vaa may be defined as: V aa = LPF V a × α ,
    Figure imgb0005
    where α is the attenuation factor defined above in Equation (4).
  • Vbb may be fed to a first operational amplifier (opamp) 528 that is configured to perform subtraction between Vbb and Vaa. The outputs of the first opamp 528 may be Vww. Vww may be defined as: V WW = V aa V bb × β ,
    Figure imgb0006
    where β = R 4 / R 3 .
    Figure imgb0007
  • Vww may also be defined as: V WW = I 1 I 2 × R S × α × β .
    Figure imgb0008
  • The current Iww may therefore be defined as: I WW = V WW R = I 1 I 2 × α × β × R S R
    Figure imgb0009
  • When α*β/R equals the value of 1/Rs, the current Iww will equal I1-I2.
  • Vaa may be fed to a second opamp 530 that is configured to perform subtraction between Vaa and Vbb. The output of the second opamp 530 may be VCW. VCW may be defined as: V CW = V bb V aa × β ,
    Figure imgb0010
    where β is defined above in Equation (7). In an embodiment, R3 and R4 may have the same values in the first computational circuit 560 and the second computational circuit 562.
  • Vcw may also be defined as: V CW = I 2 I 1 × R S × α × β .
    Figure imgb0011
  • The current Iww may therefore be defined as: I CW = V CW R = I 2 I 1 × α × β × R S R
    Figure imgb0012
  • When α*β/R equals the value of 1/Rs, the current ICW will equal 12-I1.
  • The Vww may be fed to a voltage controlled current source, which may be implemented with a first amplifier (amp) 536. The first amp 536 may output a voltage Vg1. The voltage Vg1 may be input to a first transistor M1 that is used to provide a driving current for the first LED string 510. The first transistor M1 may be a conventional metal oxide semiconductor field effect transistor (MOSFET). The first transistor M1 may be an n-channel MOSFET.
  • The first amp 536 may regulate the voltage Vg1 in a closed loop such that current flowing through the first transistor M1 is equal to Vww/Rs. The inputs to the first amp 536 may be very close to each other in a closed loop regulation. The first amp 306 may compare the value of Vww to the sensed voltage across Rs 564 at the source of the first transistor M1. The Rs 564 may have the same resistance value as the first Rs 502 and/or the second Rs 504. If the sensed voltage is lower than Vww, the first amp 306 may raise Vg1 to increase the current in the first transistor M1 until the sensed voltage is approximately equal to VWW. Likewise, if the sensed voltage is higher than Vww, the first amp 306 may reduce Vg1, which may reduce the current in the first transistor M1.
  • The Vcw may be fed to the voltage controlled current source, which may be implemented with a second amp 538. The second amp 538 may output a voltage Vg2. The voltage Vg2 may be input to a third transistor M3 that is used to provide a driving current for the third LED string 514. The third transistor M3 may be a conventional metal oxide semiconductor field effect transistor (MOSFET). The third transistor M3 may be an n-channel MOSFET.
  • The second amp 538 may regulate the voltage Vg2 in a closed loop such that current flowing through the third transistor M3 is equal to Vcw/Rs. The inputs to the second amp 538 may be very close to each other in a closed loop regulation. The second amp 538 may compare the value of Vcw to the sensed voltage across Rs 566 at the source of the third transistor M3. The Rs 566 may have the same resistance value as the first Rs 502 and/or the second Rs 504. If the sensed voltage is lower than Vcw, the second amp 538 may raise Vg2 to increase the current in the third transistor M3 until the sensed voltage is approximate equal to VCW. Likewise, if the sensed voltage is higher than Vcw, the second amp 538 may reduce Vg2, which may reduce the current in the third transistor M3.
  • The output of the first amp 536 and the output of the second amp 538 may be clamped to zero when the difference between its inputs is negative.
  • A second transistor M2 may control power to the second LED string 512. The second transistor M2 may be a conventional metal oxide semiconductor field effect transistor (MOSFET). The second transistor M2 may be an n-channel MOSFET. The second transistor M2 may only be switched on when both the first input current I1 and the second input current 12 are in regulation. The second transistor M2 may have a pull up resistor (R7) 544 tied to Vc. The pull up resistor (R7) 544 may be tied to the node Vc because, at startup, the low voltage supply VDD may not be available. As a result, the first transistor M1 and the third transistor M3 would be in an off state. If the second transistor M2, which provides a driving current for the second LED string 512, is also off, the whole circuit would appear as open-circuit to the current sources. This may trigger open-circuit protection and lead to a non-startup condition. By tying the gate of M2 to the node Vc, it may provide a current path available at startup.
  • The current produced by the voltage controlled current sources for the first LED string 510 and the third LED string 514 may be slightly larger than the absolute value of (I1-I2). This may ensure that the second LED string 512 is off when either I1 or 12 carries zero current. In other words, only one string of LEDs at either endpoint of the desired tuning range may be on at a time.
  • The AND logic of the switching transistor may be realized by the gate control block 532. The gate control block 532 makes use of the fact that the output of the first amp 536 (Vg1) and the output of the second amp 538 (Vg2) in a voltage controlled current source may swing to its supply rail (VDD) if it is unable to maintain regulation. The VDD may be chosen in such a way that the voltages Vg1 and Vg2 are significantly lower than VDD when the first amp 536 and the second amp 538 are in regulation under all operating conditions.
  • The Vg1 may be attenuated by resistive dividers that include a first resistor (R5) 540 and a second resistor (R6) 542, and then fed to a REF input of a first shunt regulator 570. The Vg2 may be attenuated by resistive dividers that include a first resistor (R5) 574 and a second resistor (R6) 576, and then fed to a REF input of a second shunt regulator 572. In an embodiment, the first resistor (R5) 540 and the second resistor (R6) 542 may be the same value as the first resistor (R5) 574 and the second resistor (R6) 576 Vg2. The first shunt regulator 570 and the second shunt regulator 572 may have an internal reference voltage of 2.5V. When the voltage applied at their REF nodes is higher than 2.5V, the first shunt regulator 570 and the second shunt regulator 572 may sink a large current. When the voltage applied at their REF nodes is lower than 2.5V, the first shunt regulator 570 and the second shunt regulator 572 may sink a very small quiescent current.
  • The large sinking current may pull the gate voltage of the second transistor M2 down to a level below its threshold, which may switch off the second transistor M2. The first shunt regulator 570 and the second shunt regulator 572 may not be able to pull their cathodes more than the Vf of a diode below their REF nodes. Accordingly, the second transistor M2 may have a threshold voltage that is higher than 2V. Alternatively, a shunt regulator with a lower internal reference voltage, such as 1.5V, may be used.
  • If Vg1 and Vg2 would be maximum around 3V, the VDD may be set to be 5V and the attenuation factor α may be set to 0.6. When the first amp 536 and the second amp 538 are in regulation, the voltage appearing at the REF node of the shunt regulator would be a maximum of 1.8V, the shunt regulator may draw a minimum current and the gate of the second transistor M2 may be pulled high towards the VDD. If either the first amp 536 or the second amp 538 is out of regulation, the shunt regulator may switch off the NMOS.
  • It should be noted that well-known structures shown in FIG. 5, including one or more resistors, diodes, and capacitors, and processing steps have not been described in detail in order to avoid obscuring the embodiments described herein.
  • Referring now to FIG. 6, a flowchart illustrating a method for providing two-step linear CCT tunability in one or more LED arrays is shown. In step 602, the first input current I1 is received from the first channel 412 of the two channel LED driver 402. In step 604, a second input current I2 is received from the second channel 414 of the two channel LED driver 402. In step 606, a ratio of the first input current I1 to the second input current I2 is determined. In step 608, the first input current I1 and the second input current I2 are converted to a first output current, a second output current, and a third output current based on the ratio. In step 610, the first output current is provided to a first LED array 510 having a CCT at approximately an end of a desired CCT range, the second output current is provided to a second LED array 516 having a CCT at approximately an opposite end of the desired CCT range, and the third output current is provided to a third LED array 514 having a CCT in approximately a middle of a desired CCT range.
  • The method shown in FIG. 6 may be performed by the interface currents channeling circuit. The interface currents channeling circuit includes a first sense resistor 502 to sense a first input voltage from a first input current I2 from a first channel 412 of a two channel LED driver 402. A second sense resistor 504 senses a second input voltage of a second input current I2 from a second channel 414 of the two channel LED driver 402. The first sense resistor 502 and the second sense resistor 504 are tied to a common node Vc. A first computational circuit 560 is configured to subtract the second input voltage from the first input voltage to generate a first output voltage to power a first LED array 510 having a CCT at approximately an end of a desired CCT range. A second computational circuit 562 is configured to subtract the first input voltage from the second input voltage to generate a second output voltage to power a second LED array 516 having a CCT at approximately an opposite end of the desired CCT range. A gate control block 532 is configured to generate a third output voltage to power a third LED array 514 having a CCT in approximately a middle of a desired CCT range if the first input current I1 and the second input current 12 are both in regulation.
  • According to examples which do not fall under the scope of the present invention, the methods described herein may be implemented in a computer program, software, or firmware incorporated in a computer-readable medium for execution by a computer or processor. Examples of computer-readable media include electronic signals (transmitted over wired or wireless connections) and computer-readable storage media. Examples of computer-readable storage media include, but are not limited to, a read only memory (ROM), a random access memory (RAM), a register, cache memory, semiconductor memory devices, magnetic media such as internal hard disks and removable disks, magneto-optical media, and optical media such as CD-ROM disks, and digital versatile disks (DVDs).

Claims (16)

  1. A method of providing two-step linear spectral tunability in a light emitting diode (LED) device, the method comprising:
    providing a first output current (Iww) to a first LED array (510) at approximately an end of a desired tunable spectral range, a second output current (ICW) to a second LED array (514) at approximately an opposite end of the desired tunable spectral range, and a third output current (INW) to a third LED array (512) at approximately a middle of the desired tunable spectral range,
    characterized by the steps of:
    receiving a first input current (I1) from a first channel of a two channel LED driver (402);
    receiving a second input current (I2) from a second channel of the two channel LED driver (402);
    comparing the first input current (I1) to the second input current (I2) to determine a ratio, comprising detecting that the first input current (I1) is greater than or approximately equal to the second input current (12) or that the second input current (12) is greater than or approximately equal to the first input current (I1) ; and
    converting the first input current (I1) and the second input current (I2) to the first output current (Iww), the second output current (ICW), and the third output current (INW) based on the ratio,
    wherein the first output current (Iww) is a difference between the first input current (I1) and the second input current (I2), the second output current (ICW) is approximately zero, and the third output current (INW) is approximately twice the second input current (I2) when the first input current (11) is greater than or approximately equal to the second input current (I2), and
    wherein the first output current (Iww) is approximately zero, the second output current (ICW) is the difference between the second input current (I2) and the first input current (I1), and the third output current (INW) is approximately twice the first input current (Iww) when the second input current (I2) is greater than or approximately equal to the first input current (I1).
  2. The method of claim 1, wherein the first LED array (510) has a correlated color temperature, CCT, at approximately the end of the desired tunable spectral range, the second LED array (514) has a CCT at approximately the opposite end of the desired tunable spectral range, and the third LED array (512) has a CCT at approximately the middle of the desired tunable spectral range.
  3. The method of claim 2, wherein the CCT of the first LED array (510), the CCT of the second LED array (514), and the CCT of the third LED (512) array are each located on the black body line, BBL.
  4. The method of claim 1, further comprising:
    providing a positive output of the two channel driver (402) to anode ends of the first LED array (510), the second LED array (514), and the third LED array (512).
  5. The method of claim 1, wherein the third output current (INW) is provided to the third LED array (512) when the first input current (I1) and the second input current (I2) are active.
  6. The method of claim 1, wherein the first input current (I1) and the second input current (I2) are received by one or more circuits on a printed circuit board, PCB, (404).
  7. A light emitting diode (LED) device for providing two-step linear spectral tunability, the device comprising:
    an interface currents channeling circuit (404);
    a first LED array (510) at approximately an end of a desired tunable spectral range and configured to be powered by a first output voltage (Vww) of the interface currents channeling circuit (404);
    a second LED array (514) at approximately an opposite end of the desired tunable spectral range and configured to be powered by a second output voltage (VCW) of the interface currents channeling circuit (404); and
    a third LED array (512) having at approximately a middle of the desired tunable spectral range and configured to be powered by a third output voltage of the interface currents channeling circuit (404),
    characterized in that
    the interface currents channeling circuit (404) comprises
    a first sense resistor Rs (502) configured to sense a first input voltage (Va) from a first input current (I1) from a first channel of a two channel LED driver (402):
    a second sense resistor Rs (504) configured to sense a second input voltage (Vb) of a second input current (I2) from a second channel of the two channel LED driver (402), wherein the first sense resistor Rs (502) and the second sense resistor Rs (508) are tied to a common node;
    a first computational circuit (560) configured to subtract the second input voltage (Vb) from the first input voltage (Va) to control the first output voltage (Vww);
    a second computational circuit (562) configured to subtract the first input voltage (Va) from the second input voltage (Vb) to control the second output voltage (Vcw); and
    a gate control circuit (532) configured to control the third output voltage if the first input current (I1) and the second input current (I2) are both active,
    wherein a first output current (Iww) of the first LED array (510) is a difference between the first input current (I1) and the second input current (I2), a second output current (ICW) of the second LED array (514) is approximately zero, and a third output current (INW) of the third LED array (512) is approximately twice the second input current (I2) when the first input current (I1) is greater than or approximately equal to the second input current (I2), and
    wherein the first output current (Iww) is approximately zero, the second output current (ICW) is the difference between the second input current (I2) and the first input current (I1), and the third output current (INW) is approximately twice the first input current (IWW) when the second input current (I2) is greater than or approximately equal to the first input current (I1).
  8. The device of claim 7, further comprising:
    a first amplifier (536) coupled to the first output voltage (Vww) and configured to provide a first gate voltage (Vg1) to a first transistor (M1); and
    a second amplifier (538) coupled to the second output voltage (Vcw) and configured to provide a second gate voltage (Vg2) to a second transistor (M3).
  9. The device of claim 7, further comprising:
    a first shunt regulator (570) in the gate control circuit (532) coupled to the first gate voltage (Vg1); and
    a second shunt regulator (572) in the gate control circuit (532) coupled to the second gate voltage (Vg2).
  10. The device of claim 7, further comprising:
    a pull up resistor (544) coupled to the common node and the gate control circuit (532).
  11. The device of claim 7, wherein the gate control circuit (532) is coupled to the common node, the first gate voltage (Vg1), the second gate voltage (Vg2), and a third transistor (M3).
  12. The device of claim 7, wherein the first computational circuit (560) comprises:
    a first divided resistor R1 (516) configured to attenuate the second input voltage (Vb);
    a first low pass filter (520) configured to filter the attenuated second input voltage (Vb); and
    a first operational amplifier (528).
  13. The device of claim 7, wherein the second computational circuit (562) comprises:
    a second divided resistor R1 (522) configured to attenuate the first input voltage (Va);
    a second low pass filter (526) configured to filter the attenuated fist input voltage (Va); and
    a second operational amplifier (530).
  14. The device of claim 7, wherein the first computational circuit (560) is configured to clamp the first output voltage (Vww) to approximately zero if the difference between the first input voltage (Va) and the second input voltage (Vb) is negative.
  15. The device of claim 7, wherein the second computational circuit (562) is configured to clamp the second output voltage to approximately zero if the difference between the second input voltage (Vb) and the first input voltage (Va) is negative.
  16. The device of claim 7, wherein the first LED array (510) has a correlated color temperature, CCT, at approximately the end of the desired tunable spectral range, the second LED array (514) has a CCT at approximately the opposite end of the desired tunable spectral range, and the third LED array (512) has a CCT at approximately the middle of the desired tunable spectral range.
EP18738426.8A 2017-07-02 2018-06-29 Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts Active EP3649833B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US15/640,549 US10716183B2 (en) 2017-07-02 2017-07-02 Method for wide-range CCT tuning that follows the black body line using two independently controlled current channels and three CCTs
EP17183711 2017-07-28
PCT/US2018/040217 WO2019010074A1 (en) 2017-07-02 2018-06-29 Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts

Publications (2)

Publication Number Publication Date
EP3649833A1 EP3649833A1 (en) 2020-05-13
EP3649833B1 true EP3649833B1 (en) 2021-08-11

Family

ID=62846259

Family Applications (1)

Application Number Title Priority Date Filing Date
EP18738426.8A Active EP3649833B1 (en) 2017-07-02 2018-06-29 Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts

Country Status (6)

Country Link
EP (1) EP3649833B1 (en)
JP (1) JP6903174B2 (en)
KR (1) KR102216534B1 (en)
CN (1) CN110999539B (en)
TW (1) TWI756446B (en)
WO (1) WO2019010074A1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102488473B1 (en) * 2019-06-27 2023-01-13 루미레즈 엘엘씨 Dim-to-warm LED circuit
WO2024113160A1 (en) * 2022-11-29 2024-06-06 Bridgelux, Inc. Color-temperature-tunable lighting devices

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8796952B2 (en) * 2011-03-03 2014-08-05 Cree, Inc. Semiconductor light emitting devices having selectable and/or adjustable color points and related methods
US9232587B2 (en) * 2011-09-30 2016-01-05 Advanced Analogic Technologies, Inc. Low cost LED driver with integral dimming capability
DE102012207185A1 (en) * 2012-04-30 2013-10-31 Zumtobel Lighting Gmbh Arrangement for producing white light with adjustable color temperature
EP2741582B1 (en) * 2012-12-04 2017-08-09 LEDVANCE GmbH A converter circuit
US9133990B2 (en) * 2013-01-31 2015-09-15 Dicon Fiberoptics Inc. LED illuminator apparatus, using multiple luminescent materials dispensed onto an array of LEDs, for improved color rendering, color mixing, and color temperature control
WO2014182857A1 (en) * 2013-05-10 2014-11-13 Marvell World Trade Ltd. Multi-string dimmable led driver
US9618162B2 (en) * 2014-04-25 2017-04-11 Cree, Inc. LED lamp
US10278250B2 (en) * 2014-05-30 2019-04-30 Cree, Inc. Lighting fixture providing variable CCT
CN205610985U (en) * 2016-04-06 2016-09-28 普诚科技股份有限公司 Current control circuit

Also Published As

Publication number Publication date
JP6903174B2 (en) 2021-07-14
WO2019010074A1 (en) 2019-01-10
KR102216534B1 (en) 2021-02-16
EP3649833A1 (en) 2020-05-13
CN110999539B (en) 2021-04-06
TWI756446B (en) 2022-03-01
JP2020526876A (en) 2020-08-31
TW201918119A (en) 2019-05-01
CN110999539A (en) 2020-04-10
KR20200016394A (en) 2020-02-14

Similar Documents

Publication Publication Date Title
US11700679B2 (en) Method for wide-range CCT tuning that follows the black body line using two independently controlled current channels and three CCTs
US11172558B2 (en) Dim-to-warm LED circuit
US10588194B1 (en) Arbitrary-ratio analog current division circuit
US8319455B2 (en) Colorizer and method of operating the same
US11477864B2 (en) Wireless color tuning for constant-current driver
US10492256B2 (en) Method and device for calibrating LED lighting
EP3649833B1 (en) Method for wide-range cct tuning that follows the black body line using two independently controlled current channels and three ccts
US9961739B2 (en) Controller for a lamp
TW202027557A (en) Arbitrary-ratio analog current division circuit and method of current division
EP3977820A1 (en) Wireless color tuning for constant-current driver
CN114271028B (en) Dimming and warming LED circuit
JP2024030939A (en) Light-emitting device
US10805995B2 (en) Light-emitting module and control module

Legal Events

Date Code Title Description
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: UNKNOWN

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE

PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE

17P Request for examination filed

Effective date: 20200203

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

AX Request for extension of the european patent

Extension state: BA ME

DAV Request for validation of the european patent (deleted)
DAX Request for extension of the european patent (deleted)
REG Reference to a national code

Ref country code: DE

Ref legal event code: R079

Ref document number: 602018021702

Country of ref document: DE

Free format text: PREVIOUS MAIN CLASS: H05B0033080000

Ipc: H05B0045200000

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: GRANT OF PATENT IS INTENDED

RIC1 Information provided on ipc code assigned before grant

Ipc: H05B 45/20 20200101AFI20210413BHEP

INTG Intention to grant announced

Effective date: 20210428

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE PATENT HAS BEEN GRANTED

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602018021702

Country of ref document: DE

REG Reference to a national code

Ref country code: IE

Ref legal event code: FG4D

Ref country code: AT

Ref legal event code: REF

Ref document number: 1420739

Country of ref document: AT

Kind code of ref document: T

Effective date: 20210915

REG Reference to a national code

Ref country code: LT

Ref legal event code: MG9D

REG Reference to a national code

Ref country code: NL

Ref legal event code: MP

Effective date: 20210811

REG Reference to a national code

Ref country code: AT

Ref legal event code: MK05

Ref document number: 1420739

Country of ref document: AT

Kind code of ref document: T

Effective date: 20210811

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: RS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: HR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: PT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20211213

Ref country code: NO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20211111

Ref country code: LT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: AT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: BG

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20211111

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: PL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: LV

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: GR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20211112

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602018021702

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SM

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: SK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: RO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: EE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: CZ

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: AL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20220512

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MC

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

REG Reference to a national code

Ref country code: BE

Ref legal event code: MM

Effective date: 20220630

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LU

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220629

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220630

Ref country code: IE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220629

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220630

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20220630

P01 Opt-out of the competence of the unified patent court (upc) registered

Effective date: 20230530

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20230622

Year of fee payment: 6

Ref country code: DE

Payment date: 20230627

Year of fee payment: 6

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20230620

Year of fee payment: 6

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

Ref country code: CY

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: HU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO

Effective date: 20180629

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: TR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20210811