EP2629411A1 - Active bridge rectification - Google Patents
Active bridge rectification Download PDFInfo
- Publication number
- EP2629411A1 EP2629411A1 EP13000787.5A EP13000787A EP2629411A1 EP 2629411 A1 EP2629411 A1 EP 2629411A1 EP 13000787 A EP13000787 A EP 13000787A EP 2629411 A1 EP2629411 A1 EP 2629411A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- transistor
- voltage
- turn
- output voltage
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims abstract description 11
- 239000000872 buffer Substances 0.000 description 5
- 238000010586 diagram Methods 0.000 description 5
- 230000004048 modification Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000008901 benefit Effects 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 229920006395 saturated elastomer Polymers 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 239000002918 waste heat Substances 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/38—Means for preventing simultaneous conduction of switches
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
- H02M7/02—Conversion of ac power input into dc power output without possibility of reversal
- H02M7/04—Conversion of ac power input into dc power output without possibility of reversal by static converters
- H02M7/12—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/21—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M7/217—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M7/219—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only in a bridge configuration
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
- H02M7/02—Conversion of ac power input into dc power output without possibility of reversal
- H02M7/04—Conversion of ac power input into dc power output without possibility of reversal by static converters
- H02M7/12—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/21—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M7/217—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M7/219—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only in a bridge configuration
- H02M7/2195—Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only in a bridge configuration the switches being synchronously commutated at the same frequency of the AC input voltage
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0045—Converters combining the concepts of switch-mode regulation and linear regulation, e.g. linear pre-regulator to switching converter, linear and switching converter in parallel, same converter or same transistor operating either in linear or switching mode
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Definitions
- This disclosure relates to power supply systems, and more particularly, to an active bridge rectifier circuit including two pairs of transistors controlled based on different criteria.
- An AC electrical power delivery system is the predominant energy delivery system between the locations where power is generated and where it is consumed.
- most electronic systems require DC power.
- the most common method for converting AC power into DC power is rectification using diode half-wave bridge rectification schemes or diode full-wave bridge rectification schemes.
- the present disclosure suggests a method of controlling a circuit for converting an AC input voltage into a DC output voltage that has first and second transistors arranged in a first transistor pair, and third and fourth transistors arranged in a second transistor pair.
- the method involves controlling a transistor of the first pair in accordance with polarity of the AC input voltage, and controlling a transistor of the second pair based on a difference between the AC input voltage and the DC output voltage.
- a transistor of the second pair may be turned on when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and may be turned off when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which is lower than the turn on threshold value.
- a system for converting an AC input voltage into a DC output voltage comprises first and second transistors arranged in a first transistor pair, third and fourth transistors arranged in a second transistor pair, and a controller responsive to the input voltage and the output voltage to control switching of the first, second, third and fourth transistors.
- the controller includes an AC polarity detect circuit for determining polarity of the AC input voltage to produce a first enabling signal that enables the first transistor to turn on.
- the AC polarity detect circuit may determine polarity of the AC input voltage to produce a second enabling signal that enables the second transistor to turn on.
- the AC polarity detect circuit is configured to prevent the second transistor from turning on when the first transistor is on.
- the controller may further comprise a transistor control circuit responsive to the first enabling signal to enable control of the third transistor, and responsive to the second enabling signal to enable control of the fourth transistor.
- the transistor control circuit may sense the AC input voltage and the DC output voltage to determine a voltage across the third transistor and a voltage across the fourth transistors based on a difference between the AC input voltage and the DC output voltage.
- the transistor control circuit may adjust a control voltage applied to the third transistor when the difference between the AC input voltage and the DC output voltage exceeds a regulate threshold value
- the transistor control circuit may turn on the third transistor when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, which may be higher than the regulate threshold value.
- the transistor control circuit may turn off the third transistor when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which may be lower than the regulate threshold value.
- the transistor control circuit may produce a lock out signal for preventing the fourth transistor from turning on when the third transistor is on.
- the lock out signal may be produced when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value, which may be lower than the regulate threshold value.
- the first to fourth transistors may be MOSFETs, preferably, N-channel MOSFETs.
- a system for converting an AC input voltage into a DC output voltage comprises first and second transistors arranged in a first transistor pair, third and fourth transistors arranged in a second transistor pair, and a controller responsive to the AC input voltage and the DC output voltage to control switching of the first, second, third and fourth transistors.
- the controller may include a transistor control circuit for turning on the third transistor based on a difference between the AC input voltage and the DC output voltage.
- the transistor control circuit is configured for producing a first lock out signal asserted to prevent the fourth transistor from turning on when the third transistor is on.
- the transistor control circuit may produce a second lock out signal asserted to prevent the third transistor from turning on when the fourth transistor is on.
- the transistor control circuit may turn on the third transistor when a difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and may produce the first lock out signal when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value which is lower than the turn on threshold value.
- the controller may further comprise an AC polarity detect circuit for producing first and second enabling signals based on the polarity of the AC input signal, the first and second enabling signals are generated to respectively turn on the first and second transistors.
- the AC polarity detect circuit may be configured to produce the first enabling signal so as to prevent the second transistor from turning on when the first transistor is on, and to produce the second enabling signal so as to prevent the first transistor from turning on when the second transistor is on.
- FIG. 1 shows an exemplary embodiment of a system for converting an AC voltage into a DC voltage in accordance with the present disclosure.
- FIG. 2 shows an exemplary embodiment of the active bridge controller in FIG. 1 .
- FIG. 3 shows an exemplary embodiment of the AC polarity detect circuit in FIG. 2 .
- FIGS. 4A-4G are timing diagrams illustrating control operations based on the AC polarity detection in accordance with the present disclosure.
- FIG. 5 shows an exemplary embodiment of each top-side MOSFET control circuit in FIG. 2 .
- FIGS. 6A-6E are timing diagrams illustrating control of each top-side MOSFET in FIG. 1 .
- FIG. 7 is an exemplary embodiment of each top-side gate drive circuit in FIG. 2 .
- FIG. 8 is an exemplary embodiment of the Under Voltage Lock Out (UVLO) circuit in FIG. 2 .
- UVLO Under Voltage Lock Out
- FIG. 1 shows an exemplary active bridge rectifier circuit 10 of a present disclosure.
- the active bridge rectifier circuit 10 converts an AC input voltage from an AC power source 12 to produce DC output voltages V+ and V- delivered to a load 14 represented in FIG. 1 by resistance R LOAD .
- the resistance of the power source 12 is represented in FIG. 1 by resistance R SOURCE .
- System noise is represented in FIG. 1 by noise voltage V NOISE shown at the output of the AC power source 12.
- the active bridge rectifier circuit 10 includes an active bridge composed of "top-side” MOSFETs 16 and 18, and "bottom-side” MOSFETs 20 and 22.
- the MOSFETs 16, 18, 20 and 22 are N-type MOSFETs.
- P-type MOSFETs, NPN BJT transistors, and PNP transistors also can be used.
- An output capacitor 24 is coupled in parallel to R LOAD .
- An active bridge controller 26 is connected to gates of the MOSFETs 16, 18, 20 and 22 to turn them on and off so as to achieve efficient rectification. As disclosed in more detail below, input AC voltages V A and V B developed across the AC source 12 are applied to inputs of the active bridge controller 26. Also, output DC voltages V+ and V- produced by the rectifier circuit 10 are supplied to inputs of the active bridge controller 26. Top-side gate control signals GATE T1 and GATE T2 are produced by the controller 26 to control the gates of the top-side MOSFETs 16 and 18, respectively. Bottom-side gate control signals GATE B1 and GATE B2 are produced by the controller 26 to control the gates of the bottom-side MOSFETs 20 and 22, respectively.
- Switching of the top-side MOSFETs 16, 18 may be controlled in accordance with conditions different from conditions determined to control switching of the bottom-side MOSFETs 20, 22. Also, a linear regulation scheme may be implemented to control the transition between the two top-side MOSFETs 16 and 18. Additionally, a lockout procedure may be carried out to ensure that opposing MOSFETs are never on at the same time, providing efficiency and ruggedness benefits.
- an exemplary arrangement of the active bridge controller 26 includes a pair of top-side MOSFET control circuits 102 and 104, and a pair of top-side drive circuits 106 and 108.
- the top-side MOSFET control circuit 102 monitors the voltages V A and V+, an Under Voltage Lock Out (UVLO) signal, and a top-side enabling signal ENA.
- the top-side MOSFET control circuit 104 monitors the voltages V B and V+, the UVLO signal, and a bottom-side enabling signal ENB. Also, the control circuit 104 monitors LOCK OUT 1 signal produced by the control circuit 102, whereas the control circuit 102 monitors LOCK OUT 2 signal produced by the control circuit 104.
- the LOCK OUT 1 and LOCK OUT 2 signals are asserted to ensure that both top-side MOSFETs 16 and 18 are never on at the same time.
- Each of the control circuits 102 and 104 produces respective control signals FAST OFF, FAST ON and REGULATE for controlling each of the top-side gate drive circuits 106 and 108, respectively.
- the top-side gate drive circuit 106 is controlled to produce the gate control signal GATE T1 supplied to the gate of the MOSFET 16
- the top-side gate drive circuit 108 is controlled to produce the gate control signal GATE T2 supplied to the gate of the MOSFET 16.
- the gate drive circuits 106 and 108 are supplied with charge pump voltage CPUMP produced by a charge pump 110.
- the gate drive circuits 106 and 108 are provided with the voltages V A and V B , respectively.
- the controller 26 includes a UVLO circuit 112 that asserts the UVLO signal based on the DC output voltages V+ and V-.
- the UVLO signal is asserted when a difference between the voltages V+ and V- is greater than a predetermined reference voltage V REF .
- the UVLO signal ensures that any one of the MOSFETs 16, 18, 20 and 22 is not allowed to be turned on until there is enough voltage available for each of the other MOSFETs to operate properly.
- the controller 26 includes an AC polarity detect circuit 114 that produces the enabling signals ENA and ENB based on the input AC voltages V A and V B , and the UVLO signal.
- the controller 26 further includes bottom-side gate drive circuits 116 and 118 respectively responsive to the ENA and ENB signals for producing gate control signals GATE B1 and GATE B2 supplied to the gates of the bottom-side MOSFETs 20 and 22.
- the bottom-side gate drive circuits 116 and 118 may include buffer circuits for forming the GATE B1 and GATE B2 signals based on the respective ENA and ENB signals so as to turn on the appropriate bottom-side MOSFET at a predetermined value of the AC input voltage and at a predetermined polarity, and to prevent both bottom-side MOSFETs 20 and 22 from turning on at the same time due to the system noise or other reasons.
- the enabling signals ENA and ENB are respectively supplied to the top-side MOSFET control circuits 102 and 104 to enable the MOSFET control circuits to control the respective MOSFET in a pair of top-side MOSFETs 16, 18 so as to prevent one MOSFET in the pair from turning on when the other MOSFET in the pair is turned on.
- an exemplary AC polarity detect circuit 114 includes comparators 202 and 204, and AND gates 206 and 208.
- the comparator 202 compares a difference between V A and V B with an AC polarity detect threshold defined by a threshold setting element 210.
- the comparator 204 compares a difference between V B and V A with an AC polarity detect threshold defined by a threshold setting element 212.
- the AC polarity detect thresholds defined by elements 210 and 212 may be set at the same level.
- the inverting input of the comparator 202 receives the voltage V B increased by the AC polarity detect threshold value and the inverting input of the comparator 204 receives the voltage V A increased by the AC polarity detect threshold value.
- the non-inverting inputs of the comparators 202 and 204 are supplied with the voltages V A and V B , respectively.
- the AC polarity detect circuit 114 also includes AND gates 206 and 208, each of which has a pair of non-inverting inputs and one inverting input.
- the output of the comparator 202 is supplied to the non-inverting input of the AND gate 206 and to the inverting input of the AND gate 208.
- the output of the comparator 204 is supplied to the non-inverting input of the AND gate 208 and to the inverting input of the AND gate 206.
- the UVLO signal is supplied to the remaining non-inverting inputs of the AND gates 206 and 208.
- the outputs of the AND gates 206 and 208 produce the enabling signals ENA and ENB, respectively.
- FIGS. 4A-4G illustrate operation of the AC polarity detect circuit 114. It is noted that the diagrams illustrate signals produced when V A is greater than V B , and when V B is greater than V A . The signals corresponding to the case when V B is greater than V A are shown in FIGS. 4A-4G in parentheses.
- the AC polarity detect circuit compares values of (V A - V B ) and (V B - V A ) with the AC polarity detect threshold.
- the ENA signal is asserted to produce the GATE B1 signal that turns on the bottom-side MOSFET 20.
- the ENA signal remains asserted until (V A - V B ) falls below the level of the AC polarity detect threshold.
- the ENB signal When (V B - V A ) rises to the threshold level, the ENB signal is asserted to produce the GATE B2 signal that turns on the bottom-side MOSFET 22. The ENB signal remains asserted until (V B - V A ) falls below the level of the AC polarity detect threshold.
- the gate of the MOSFET 20 is controlled to keep the MOSFET 20 in an off-state.
- the gate of the MOSFET 22 is controlled to keep the MOSFET 22 in an off state.
- FIG. 4D illustrates voltage (GATE T1 - V A ) corresponding to a difference between the voltage GATE T1 and the voltage V A , and voltage (GATE T2 - V B ) corresponding to a difference between the voltage GATE T2 and the voltage V B .
- the voltage (GATE T1 - V A ) developed across the MOSFET 16 and the voltage (GATE T2 - V B ) developed across the MOSFET 18 respectively control gates of the MOSFETs 16 and 18 to turn the respective MOSFET on and off in accordance with MOSFET control procedures discussed later.
- the gate of the MOSFET 16 is controlled by the voltage value (GATE T1 - V A ) to keep the MOSFET 16 in an off-state.
- the gate of the MOSFET 18 is controlled by the voltage value (GATE T2 - V B ) to keep the MOSFET 18 in an off-state.
- the LOCK OUT 1 signal is asserted by the top-side MOSFET control circuit 102 to prevent the top-side MOSFET 18 from turning on, when the MOSFET 16 is on.
- the LOCK OUT 1 signal remains asserted until the value (V A - V B ) falls below the level of the AC polarity detect threshold.
- the LOCK OUT 2 signal is produced by the top-side MOSFET control circuit 104 to prevent the top-side MOSFET 16 from turning on, when the MOSFET 18 is on.
- the LOCK OUT 2 signal is asserted until the value (V B - V A ) exceeds the level of the AC polarity detect threshold.
- each top-side MOSFET control circuit 102 or 104 may include comparators 302, 304 and 308, an operational amplifier 306 and an OR gate 310.
- Each of the comparators 302, 304, and 308 and the operational amplifier 306 compares a difference (Vs - V+) between voltages Vs and V+, with a threshold voltage set to control the top-side gate drive 106 and 108, where the voltage Vs corresponds to the voltage V A for the top-side MOSFET control circuit 102, and corresponds to the voltage V B for the top-side MOSFET control circuit 104.
- the comparator 302 compares the (Vs - V+) value with a threshold voltage V FOFF set by a threshold setting element 312 to produce a signal supplied to non-inverting input of the OR gate 310 when the (Vs - V+) value is below the threshold voltage V FOFF .
- the inverting input of the comparator 302 is receives the voltage V+, whereas the non-inverting input receives the Vs voltage increased by the V FOFF value.
- the UVLO and LOCK OUT signals are supplied to other non-inverting inputs of the OR gate 310, and the EN signal is supplied to the inverting input of the OR gate 310, where the LOCK OUT and EN signals correspond to the LOCK OUT 2 and ENA signals for the top-side MOSFET control circuit 102, and correspond to the LOCK OUT 1 and ENB signals for the top-side MOSFET control circuit 104.
- the FAST OFF signal is asserted at the output of the OR gate 310.
- the comparator 304 compares (Vs - V+) with a threshold voltage V FON set by a threshold setting element 314 to produce the FAST ON signal when the (Vs - V+) value exceeds the threshold voltage V FON .
- the non-inverting input of the comparator 304 is responsive to the voltage V+, whereas the inverting input receives the Vs voltage increased by the V FON value.
- the operational amplifier 306 compares (Vs - V+) with a threshold voltage V REG set by a threshold setting element 316 to produce the REGULATE signal when the (Vs - V+) value exceeds the threshold voltage V REG .
- One input of the operational amplifier 306 is responsive to the voltage V+, whereas the other input receives the Vs voltage increased by the V REG value.
- the comparator 308 compares (Vs - V+) with a threshold voltage V LOCKOUT set by a threshold setting element 318 to produce the LOCK OUT 1 or LOCK OUT 2 signal when the (Vs - V+) value exceeds the threshold voltage V LOCKOUT .
- the non-inverting input of the comparator 302 is responsive to the voltage V+, whereas the inverting input receives the Vs voltage increased by the V LOCKOUT value.
- the FAST OFF signal is asserted if there is a UVLO condition, the respective topside MOSFET control circuit is not enabled, the other top-side MOSFET control circuit is asserting the LOCKOUT signal, or the voltage (Vs - V+) is below a predetermined threshold voltage V FOFF . If the respective top-side gate drive circuit 108 or 108 receives this signal, it will rapidly turn off the respective topside MOSFET 16 or 18.
- the FAST ON signal is asserted if the voltage (Vs - V+) exceeds a predetermined threshold voltage V FON to control the respective top-side gate drive circuit 106 and 108 to rapidly turn on the respective topside MOSFET 16 or 18.
- the REGULATE signal is an analog signal that adjusts the gate voltage of the respective topside MOSFET 16 or 18 so that the drain-source voltage across the MOSFET 16 or 18 is maintained at a pre-determined voltage level V REG , which is set low enough to maintain the power loss across the respective MOSFET 16 or 18 at a minimal level, but high enough to reliably detect when the drain-source voltage Vds of the respective MOSFET 16 or 18 is less than zero.
- the LOCKOUT 1 or LOCKOUT 2 signal is asserted at a predetermined level of the respective MOSFET drain-source voltage Vds selected using the V LOCKOUT threshold value.
- the LOCKOUT 1 or LOCKOUT 2 signal is sent from one top-side MOSFET control circuit to the other top-side MOSFET control circuit to ensure that both topside MOSFETs 16 and 18 are never on at the same time.
- FIGS. 6A-6E illustrate operations of the top-side MOSFET control circuit 102 that controls the MOSFET 16.
- the top-side MOSFET control circuit 104 operates in a similar manner.
- FIG. 6A illustrates drain current flowing through the MOSFET 16.
- FIG. 6B shows voltages Vs and V+.
- FIG. 6C illustrates correspondence between the voltage value (Vs - V+) and the threshold voltages V FON , V FOFF , V REG and V LOCKOUT .
- FIG. 6D shows logic values corresponding to the signals REGULATE, FAST ON, FAST OFF and LOCK OUT asserted by the top-side MOSFET control circuit 102 in response to a change in the voltage (Vs - V+).
- the REGULATE signal is proportional to the voltage (Vs - V+) attempting to maintain the V REG level.
- the FAST ON signal is asserted when the voltage (Vs - V+) exceeds the V FON level and deasserted when the voltage (Vs - V+) is below the V FON level.
- the FAST OFF signal may be asserted when the voltage (Vs - V+) is below the V FOFF level.
- the LOCK OUT signal is asserted when the voltage (Vs - V+) exceeds the V LOCKOUT level and deasserted when the voltage (Vs - V+) falls below the V LOCKOUT level, where the LOCK OUT signal corresponds to the LOCK OUT 1 signal produced by the MOSFET control circuit 102 or to the LOCK OUT 2 signal produced by the MOSFET control circuit 104.
- FIG. 6E illustrates the GATE T1 voltage produced by the top-side gate drive 106 based on the signals REGULATE, FAST ON, FAST OFF and LOCK OUT asserted by the respective top-side MOSFET control circuit 102.
- the V REG voltage may be lower than the V FON voltage but greater than the V FOFF voltage, which is greater that the V LOCKOUT voltage.
- the V REG voltage may be choosen to be much less than a voltage drop on the body diode of the respective MOSFET.
- the V FOFF voltage may be chosen to be greater than 0 V by an amount sufficient to allow the respective MOSFET to be turned off before the polarity across the MOSFET goes negative i.e. V+ becomes greater than V S . This prevents any reverse current that can cause the waste of energy.
- the V FON voltage may chosen to be higher than the V REG voltage by an amount sufficient to allow the operational amplifier 306 that operates in the linear region to control the respective MOSFET in the saturated region so as to prevent the active bridge circuitry from oscillating at the beginning and at the end of the conduction cycle of the MOSFET.
- the range between V FON and V FOFF is selected to provide a relatively low gain of the operational amplifier 306 to enable the amplifier 306 to operate under normal noise conditions.
- the V LOCKOUT voltage may be chosen to be below the V FOFF value so as to ensure that when one top-side MOSFET control circuit 102 or 104 begins to turn on its respective top-side MOSFET, the other top-side MOSFET control circuit can not turn on its respective top-side MOSFET. This lockout can prevent the catastrophic event when both top-side MOSFETs are on at the same time.
- an exemplary top-side MOSFET control circuit 102 or 104 may include an AND gates 400 and 402, buffers 404 and 406 and switches S1, S2 and S3.
- the AND gate 400 has a non-inverting input supplied with the FAST ON signal, and inverting input supplied with the FAST OFF signal.
- the AND gate 402 has inverting inputs responsive to the FAST ON and FAST OFF signals. Only one of the switches S1, S2 or S3 can be on at the same time.
- the analog signal REGULATE passes to the respective MOSFET gate through the switch S1 when S1 is closed by the output of the AND gate 402 and the switches S2 and S3 are open by signals buffered by the buffers 404 and 406.
- the switch S2 is controlled by the output of the AND gate 400 via the buffer 404 to apply the CPUMP voltage produced by the charge pump 110 to the MOSFET gate.
- the CPUMP voltage is applied to operate the gates of the respective MOSFET 16 or 18 above their sources voltages, so as to support operations of N-channel MOSFETS.
- the switch S3 is controlled by the FAST OFF signal via the buffer 406 to apply the FAST OFF signal to the MOSFET gate.
- FIG. 8 illustrates an exemplary UVLO circuit 112 that produces the UVLO signal when a difference between the voltages V+ and V- is greater than a predetermined reference voltage V REF .
- the UVLO circuit 112 may include a comparator 502 having an inverting input supplied by the V+ voltage, and a non-inverting input supplied with the V-value increased by the V REF value set by a reference voltage setting element 504.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Rectifiers (AREA)
- Electronic Switches (AREA)
Abstract
Description
- This disclosure relates to power supply systems, and more particularly, to an active bridge rectifier circuit including two pairs of transistors controlled based on different criteria.
- An AC electrical power delivery system is the predominant energy delivery system between the locations where power is generated and where it is consumed. On the other hand, most electronic systems require DC power. The most common method for converting AC power into DC power is rectification using diode half-wave bridge rectification schemes or diode full-wave bridge rectification schemes.
- In any of the diode bridge rectification schemes used to convert an AC voltage to a DC voltage, power is lost and waste heat is generated because of the inherent voltage drop in the diodes. MOSFET transistors coupled to appropriate control circuits are an attractive alternative to diodes in full bridge rectifier systems to reduce wasted energy. However, such factors as system noise make it very difficult to control switching of transistors in a rectifier circuit so as to achieve efficient rectification. Mistakenly turning on transistors that should not be turned on can cause catastrophic failure of the transistors, controller, and input AC power supply, as well as the circuits supplied with the output DC power. As a result, there are no commercially available MOSFET bridge controllers on the market.
- There is a need for a new technique to provide active control of transistors in a rectifier circuit for converting an AC input voltage into a DC output voltage.
- In accordance with one aspect, the present disclosure suggests a method of controlling a circuit for converting an AC input voltage into a DC output voltage that has first and second transistors arranged in a first transistor pair, and third and fourth transistors arranged in a second transistor pair. The method involves controlling a transistor of the first pair in accordance with polarity of the AC input voltage, and controlling a transistor of the second pair based on a difference between the AC input voltage and the DC output voltage.
- In particular, a transistor of the second pair may be turned on when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and may be turned off when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which is lower than the turn on threshold value.
- In accordance with another aspect of the disclosure, a system for converting an AC input voltage into a DC output voltage, comprises first and second transistors arranged in a first transistor pair, third and fourth transistors arranged in a second transistor pair, and a controller responsive to the input voltage and the output voltage to control switching of the first, second, third and fourth transistors. The controller includes an AC polarity detect circuit for determining polarity of the AC input voltage to produce a first enabling signal that enables the first transistor to turn on.
- Also, the AC polarity detect circuit may determine polarity of the AC input voltage to produce a second enabling signal that enables the second transistor to turn on. The AC polarity detect circuit is configured to prevent the second transistor from turning on when the first transistor is on.
- The controller may further comprise a transistor control circuit responsive to the first enabling signal to enable control of the third transistor, and responsive to the second enabling signal to enable control of the fourth transistor.
- The transistor control circuit may sense the AC input voltage and the DC output voltage to determine a voltage across the third transistor and a voltage across the fourth transistors based on a difference between the AC input voltage and the DC output voltage.
- In particular, the transistor control circuit may adjust a control voltage applied to the third transistor when the difference between the AC input voltage and the DC output voltage exceeds a regulate threshold value
- Further, the transistor control circuit may turn on the third transistor when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, which may be higher than the regulate threshold value.
- The transistor control circuit may turn off the third transistor when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which may be lower than the regulate threshold value.
- Also, the transistor control circuit may produce a lock out signal for preventing the fourth transistor from turning on when the third transistor is on. The lock out signal may be produced when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value, which may be lower than the regulate threshold value.
- In an exemplary embodiment, the first to fourth transistors may be MOSFETs, preferably, N-channel MOSFETs.
- In accordance with a further aspect of the disclosure, a system for converting an AC input voltage into a DC output voltage comprises first and second transistors arranged in a first transistor pair, third and fourth transistors arranged in a second transistor pair, and a controller responsive to the AC input voltage and the DC output voltage to control switching of the first, second, third and fourth transistors. The controller may include a transistor control circuit for turning on the third transistor based on a difference between the AC input voltage and the DC output voltage. The transistor control circuit is configured for producing a first lock out signal asserted to prevent the fourth transistor from turning on when the third transistor is on.
- Also, the transistor control circuit may produce a second lock out signal asserted to prevent the third transistor from turning on when the fourth transistor is on.
- The transistor control circuit may turn on the third transistor when a difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and may produce the first lock out signal when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value which is lower than the turn on threshold value.
- The controller may further comprise an AC polarity detect circuit for producing first and second enabling signals based on the polarity of the AC input signal, the first and second enabling signals are generated to respectively turn on the first and second transistors.
- The AC polarity detect circuit may be configured to produce the first enabling signal so as to prevent the second transistor from turning on when the first transistor is on, and to produce the second enabling signal so as to prevent the first transistor from turning on when the second transistor is on.
- Additional advantages and aspects of the disclosure will become readily apparent to those skilled in the art from the following detailed description, wherein embodiments of the present disclosure are shown and described, simply by way of illustration of the best mode contemplated for practicing the present disclosure. As will be described, the disclosure is capable of other and different embodiments, and its several details are susceptible of modification in various obvious respects, all without departing from the spirit of the disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as limitative.
- The following detailed description of the embodiments of the present disclosure can best be understood when read in conjunction with the following drawings, in which the features are not necessarily drawn to scale but rather are drawn as to best illustrate the pertinent features, wherein:
-
FIG. 1 shows an exemplary embodiment of a system for converting an AC voltage into a DC voltage in accordance with the present disclosure. -
FIG. 2 shows an exemplary embodiment of the active bridge controller inFIG. 1 . -
FIG. 3 shows an exemplary embodiment of the AC polarity detect circuit inFIG. 2 . -
FIGS. 4A-4G are timing diagrams illustrating control operations based on the AC polarity detection in accordance with the present disclosure. -
FIG. 5 shows an exemplary embodiment of each top-side MOSFET control circuit inFIG. 2 . -
FIGS. 6A-6E are timing diagrams illustrating control of each top-side MOSFET inFIG. 1 . -
FIG. 7 is an exemplary embodiment of each top-side gate drive circuit inFIG. 2 . -
FIG. 8 is an exemplary embodiment of the Under Voltage Lock Out (UVLO) circuit inFIG. 2 . - The present disclosure will be made using specific examples presented below. It will become apparent, however, that the concept of the disclosure is applicable to any rectifier circuit having elements actively controlled for converting an AC signal to a DC signal.
-
FIG. 1 shows an exemplary activebridge rectifier circuit 10 of a present disclosure. The activebridge rectifier circuit 10 converts an AC input voltage from anAC power source 12 to produce DC output voltages V+ and V- delivered to aload 14 represented inFIG. 1 by resistance RLOAD. The resistance of thepower source 12 is represented inFIG. 1 by resistance RSOURCE. System noise is represented inFIG. 1 by noise voltage VNOISE shown at the output of theAC power source 12. - The active
bridge rectifier circuit 10 includes an active bridge composed of "top-side"MOSFETs MOSFETs MOSFETs output capacitor 24 is coupled in parallel to RLOAD. - An
active bridge controller 26 is connected to gates of theMOSFETs AC source 12 are applied to inputs of theactive bridge controller 26. Also, output DC voltages V+ and V- produced by therectifier circuit 10 are supplied to inputs of theactive bridge controller 26. Top-side gate control signals GATE T1 and GATE T2 are produced by thecontroller 26 to control the gates of the top-side MOSFETs controller 26 to control the gates of the bottom-side MOSFETs - Switching of the top-
side MOSFETs side MOSFETs side MOSFETs - As shown in
FIG. 2 , an exemplary arrangement of theactive bridge controller 26 includes a pair of top-sideMOSFET control circuits side drive circuits MOSFET control circuit 102 monitors the voltages VA and V+, an Under Voltage Lock Out (UVLO) signal, and a top-side enabling signal ENA. The top-sideMOSFET control circuit 104 monitors the voltages VB and V+, the UVLO signal, and a bottom-side enabling signal ENB. Also, thecontrol circuit 104 monitors LOCK OUT 1 signal produced by thecontrol circuit 102, whereas thecontrol circuit 102 monitors LOCK OUT 2 signal produced by thecontrol circuit 104. As discussed in more detail later, the LOCK OUT 1 and LOCK OUT 2 signals are asserted to ensure that both top-side MOSFETs - Each of the
control circuits gate drive circuits gate drive circuit 106 is controlled to produce the gate control signal GATE T1 supplied to the gate of theMOSFET 16, and the top-sidegate drive circuit 108 is controlled to produce the gate control signal GATE T2 supplied to the gate of theMOSFET 16. To provide high voltage gate control signals for controlling N-type MOSFETs, thegate drive circuits charge pump 110. Also, thegate drive circuits - Further, the
controller 26 includes aUVLO circuit 112 that asserts the UVLO signal based on the DC output voltages V+ and V-. In particular, the UVLO signal is asserted when a difference between the voltages V+ and V- is greater than a predetermined reference voltage VREF. The UVLO signal ensures that any one of theMOSFETs - Also, the
controller 26 includes an AC polarity detectcircuit 114 that produces the enabling signals ENA and ENB based on the input AC voltages VA and VB, and the UVLO signal. Thecontroller 26 further includes bottom-sidegate drive circuits side MOSFETs gate drive circuits side MOSFETs - Also, the enabling signals ENA and ENB are respectively supplied to the top-side
MOSFET control circuits side MOSFETs - As shown in
FIG. 3 , an exemplary AC polarity detectcircuit 114 includescomparators gates comparator 202 compares a difference between VA and VB with an AC polarity detect threshold defined by athreshold setting element 210. Thecomparator 204 compares a difference between VB and VA with an AC polarity detect threshold defined by athreshold setting element 212. The AC polarity detect thresholds defined byelements comparator 202 receives the voltage VB increased by the AC polarity detect threshold value and the inverting input of thecomparator 204 receives the voltage VA increased by the AC polarity detect threshold value. The non-inverting inputs of thecomparators circuit 114 also includes ANDgates comparator 202 is supplied to the non-inverting input of the ANDgate 206 and to the inverting input of the ANDgate 208. The output of thecomparator 204 is supplied to the non-inverting input of the ANDgate 208 and to the inverting input of the ANDgate 206. The UVLO signal is supplied to the remaining non-inverting inputs of the ANDgates gates - Timing diagrams in
FIGS. 4A-4G illustrate operation of the AC polarity detectcircuit 114. It is noted that the diagrams illustrate signals produced when VA is greater than VB, and when VB is greater than VA. The signals corresponding to the case when VB is greater than VA are shown inFIGS. 4A-4G in parentheses. - In particular, as shown in
FIG. 4A , the AC polarity detect circuit compares values of (VA - VB) and (VB - VA) with the AC polarity detect threshold. As shown inFIG. 4B , when (VA - VB) rises to the threshold level, the ENA signal is asserted to produce the GATE B1 signal that turns on the bottom-side MOSFET 20. The ENA signal remains asserted until (VA - VB) falls below the level of the AC polarity detect threshold. - When (VB - VA) rises to the threshold level, the ENB signal is asserted to produce the GATE B2 signal that turns on the bottom-
side MOSFET 22. The ENB signal remains asserted until (VB - VA) falls below the level of the AC polarity detect threshold. - As illustrated in
FIG. 4C , when the ENA and GATE B1 signals are not asserted, the gate of theMOSFET 20 is controlled to keep theMOSFET 20 in an off-state. Similarly, when the ENB and GATE B2 signals are not asserted, the gate of theMOSFET 22 is controlled to keep theMOSFET 22 in an off state. -
FIG. 4D illustrates voltage (GATE T1 - VA) corresponding to a difference between the voltage GATE T1 and the voltage VA, and voltage (GATE T2 - VB) corresponding to a difference between the voltage GATE T2 and the voltage VB. The voltage (GATE T1 - VA) developed across theMOSFET 16 and the voltage (GATE T2 - VB) developed across theMOSFET 18 respectively control gates of theMOSFETs - As illustrated in
FIG. 4E , when the GATE T1 signal is not asserted, the gate of theMOSFET 16 is controlled by the voltage value (GATE T1 - VA) to keep theMOSFET 16 in an off-state. When the GATE T2 signal is not asserted, the gate of theMOSFET 18 is controlled by the voltage value (GATE T2 - VB) to keep theMOSFET 18 in an off-state. - As illustrated in
FIGS. 4F-4G , when the value (VA - VB) reaches the level of the AC polarity detect threshold, the LOCK OUT 1 signal is asserted by the top-sideMOSFET control circuit 102 to prevent the top-side MOSFET 18 from turning on, when theMOSFET 16 is on. The LOCK OUT 1 signal remains asserted until the value (VA - VB) falls below the level of the AC polarity detect threshold. - Similarly, when the value (VB - VA) reaches the level of the AC polarity detect threshold, the LOCK OUT 2 signal is produced by the top-side
MOSFET control circuit 104 to prevent the top-side MOSFET 16 from turning on, when theMOSFET 18 is on. The LOCK OUT 2 signal is asserted until the value (VB - VA) exceeds the level of the AC polarity detect threshold. - As shown in
FIG. 5 , an exemplary arrangement of each top-sideMOSFET control circuit comparators operational amplifier 306 and anOR gate 310. Each of thecomparators operational amplifier 306 compares a difference (Vs - V+) between voltages Vs and V+, with a threshold voltage set to control the top-side gate drive MOSFET control circuit 102, and corresponds to the voltage VB for the top-sideMOSFET control circuit 104. - In particular, the
comparator 302 compares the (Vs - V+) value with a threshold voltage VFOFF set by athreshold setting element 312 to produce a signal supplied to non-inverting input of theOR gate 310 when the (Vs - V+) value is below the threshold voltage VFOFF. The inverting input of thecomparator 302 is receives the voltage V+, whereas the non-inverting input receives the Vs voltage increased by the VFOFF value. - The UVLO and LOCK OUT signals are supplied to other non-inverting inputs of the
OR gate 310, and the EN signal is supplied to the inverting input of theOR gate 310, where the LOCK OUT and EN signals correspond to the LOCK OUT 2 and ENA signals for the top-sideMOSFET control circuit 102, and correspond to the LOCK OUT 1 and ENB signals for the top-sideMOSFET control circuit 104. The FAST OFF signal is asserted at the output of theOR gate 310. - The
comparator 304 compares (Vs - V+) with a threshold voltage VFON set by athreshold setting element 314 to produce the FAST ON signal when the (Vs - V+) value exceeds the threshold voltage VFON. The non-inverting input of thecomparator 304 is responsive to the voltage V+, whereas the inverting input receives the Vs voltage increased by the VFON value. - The
operational amplifier 306 compares (Vs - V+) with a threshold voltage VREG set by athreshold setting element 316 to produce the REGULATE signal when the (Vs - V+) value exceeds the threshold voltage VREG. One input of theoperational amplifier 306 is responsive to the voltage V+, whereas the other input receives the Vs voltage increased by the VREG value. - The
comparator 308 compares (Vs - V+) with a threshold voltage VLOCKOUT set by athreshold setting element 318 to produce the LOCK OUT 1 or LOCK OUT 2 signal when the (Vs - V+) value exceeds the threshold voltage VLOCKOUT. The non-inverting input of thecomparator 302 is responsive to the voltage V+, whereas the inverting input receives the Vs voltage increased by the VLOCKOUT value. - The FAST OFF signal is asserted if there is a UVLO condition, the respective topside MOSFET control circuit is not enabled, the other top-side MOSFET control circuit is asserting the LOCKOUT signal, or the voltage (Vs - V+) is below a predetermined threshold voltage VFOFF. If the respective top-side
gate drive circuit respective topside MOSFET - The FAST ON signal is asserted if the voltage (Vs - V+) exceeds a predetermined threshold voltage VFON to control the respective top-side
gate drive circuit respective topside MOSFET respective topside MOSFET MOSFET respective MOSFET respective MOSFET - The
LOCKOUT 1 orLOCKOUT 2 signal is asserted at a predetermined level of the respective MOSFET drain-source voltage Vds selected using the VLOCKOUT threshold value. TheLOCKOUT 1 orLOCKOUT 2 signal is sent from one top-side MOSFET control circuit to the other top-side MOSFET control circuit to ensure that bothtopside MOSFETs - Timing diagrams in
FIGS. 6A-6E illustrate operations of the top-sideMOSFET control circuit 102 that controls theMOSFET 16. The top-sideMOSFET control circuit 104 operates in a similar manner. In particular,FIG. 6A illustrates drain current flowing through theMOSFET 16.FIG. 6B shows voltages Vs and V+.FIG. 6C illustrates correspondence between the voltage value (Vs - V+) and the threshold voltages VFON, VFOFF, VREG and VLOCKOUT.FIG. 6D shows logic values corresponding to the signals REGULATE, FAST ON, FAST OFF and LOCK OUT asserted by the top-sideMOSFET control circuit 102 in response to a change in the voltage (Vs - V+). - In particular, as shown in
FIG. 6D , the REGULATE signal is proportional to the voltage (Vs - V+) attempting to maintain the VREG level. The FAST ON signal is asserted when the voltage (Vs - V+) exceeds the VFON level and deasserted when the voltage (Vs - V+) is below the VFON level. The FAST OFF signal may be asserted when the voltage (Vs - V+) is below the VFOFF level. The LOCK OUT signal is asserted when the voltage (Vs - V+) exceeds the VLOCKOUT level and deasserted when the voltage (Vs - V+) falls below the VLOCKOUT level, where the LOCK OUT signal corresponds to the LOCK OUT 1 signal produced by theMOSFET control circuit 102 or to the LOCK OUT 2 signal produced by theMOSFET control circuit 104. -
FIG. 6E illustrates the GATE T1 voltage produced by the top-side gate drive 106 based on the signals REGULATE, FAST ON, FAST OFF and LOCK OUT asserted by the respective top-sideMOSFET control circuit 102. - The VREG voltage may be lower than the VFON voltage but greater than the VFOFF voltage, which is greater that the VLOCKOUT voltage. The VREG voltage may be choosen to be much less than a voltage drop on the body diode of the respective MOSFET.
- The VFOFF voltage may be chosen to be greater than 0 V by an amount sufficient to allow the respective MOSFET to be turned off before the polarity across the MOSFET goes negative i.e. V+ becomes greater than VS. This prevents any reverse current that can cause the waste of energy.
- The VFON voltage may chosen to be higher than the VREG voltage by an amount sufficient to allow the
operational amplifier 306 that operates in the linear region to control the respective MOSFET in the saturated region so as to prevent the active bridge circuitry from oscillating at the beginning and at the end of the conduction cycle of the MOSFET. The range between VFON and VFOFF is selected to provide a relatively low gain of theoperational amplifier 306 to enable theamplifier 306 to operate under normal noise conditions. - The VLOCKOUT voltage may be chosen to be below the VFOFF value so as to ensure that when one top-side
MOSFET control circuit - As shown in
FIG. 7 , an exemplary top-sideMOSFET control circuit gates buffers gate 400 has a non-inverting input supplied with the FAST ON signal, and inverting input supplied with the FAST OFF signal. The ANDgate 402 has inverting inputs responsive to the FAST ON and FAST OFF signals. Only one of the switches S1, S2 or S3 can be on at the same time. The analog signal REGULATE passes to the respective MOSFET gate through the switch S1 when S1 is closed by the output of the ANDgate 402 and the switches S2 and S3 are open by signals buffered by thebuffers gate 400 via thebuffer 404 to apply the CPUMP voltage produced by thecharge pump 110 to the MOSFET gate. The CPUMP voltage is applied to operate the gates of therespective MOSFET buffer 406 to apply the FAST OFF signal to the MOSFET gate. -
FIG. 8 illustrates anexemplary UVLO circuit 112 that produces the UVLO signal when a difference between the voltages V+ and V- is greater than a predetermined reference voltage VREF. In particular, theUVLO circuit 112 may include acomparator 502 having an inverting input supplied by the V+ voltage, and a non-inverting input supplied with the V-value increased by the VREF value set by a referencevoltage setting element 504. - The foregoing description illustrates and describes aspects of the present invention. Additionally, the disclosure shows and describes only preferred embodiments, but as aforementioned, it is to be understood that the invention is capable of use in various other combinations, modifications, and environments and is capable of changes or modifications within the scope of the inventive concept as expressed herein, commensurate with the above teachings, and/or the skill or knowledge of the relevant art.
- The embodiments described hereinabove are further intended to explain best modes known of practicing the invention and to enable others skilled in the art to utilize the invention in such, or other, embodiments and with the various modifications required by the particular applications or uses of the invention. Accordingly, the description is not intended to limit the invention to the form disclosed herein.
Claims (17)
- A system for converting an AC input voltage into a DC output voltage, comprising:first and second transistors arranged in a first transistor pair,third and fourth transistors arranged in a second transistor pair, anda controller responsive to the input voltage and the output voltage to control switching of the first, second, third and fourth transistors,the controller including an AC polarity detect circuit for determining polarity of the AC input voltage to produce a first enabling signal that enables the first transistor to turn on.
- The system of claim 1, wherein the AC polarity detect circuit is configured for determining polarity of the AC input voltage to further produce a second enabling signal that enables the second transistor to turn on, the controller being configured to prevent the second transistor from turning on when the first transistor is on.
- The system of one or both of claims 1 and 2, wherein the controller further comprises a transistor control circuit responsive to the first enabling signal to enable control of the third transistor, and, optionally,
wherein the transistor control circuit is responsive to the second enabling signal to enable control of the fourth transistor. - The system of any of the preceding claims, wherein the transistor control circuit is further configured for controlling the third transistor based on a voltage across the third transistor and for controlling the fourth transistor based a voltage across the fourth transistors.
- The system of any of the preceding claims, wherein the transistor control circuit is further configured to adjust a control voltage applied to the third transistor when a difference between the AC input voltage and the DC output voltage exceeds a regulate threshold value.
- The system of any of the preceding claims, wherein the transistor control circuit is further configured to turn on the third transistor when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, which is higher than the regulate threshold value, and, optionally,
wherein the transistor control circuit is further configured to turn off the third transistor when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which is lower than the regulate threshold value. - The system of any of the preceding claims, wherein the transistor control circuit is configured to produce a lock out signal for preventing the fourth transistor from turning on when the third transistor is on, and, optionally,
wherein the transistor control circuit is configured to produce the lock out signal when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value,
wherein, optionally, the lock out threshold value is lower than the regulate threshold value. - The system of any of the preceding claims, wherein the transistors are MOSFETs.
- A system for converting an AC input voltage into a DC output voltage, comprising:first and second transistors arranged in a first transistor pair,third and fourth transistors arranged in a second transistor pair, anda controller responsive to the AC input voltage and the DC output voltage to control switching of the first, second, third and fourth transistors,the controller including a transistor control circuit for turning on the third transistor based on a difference between the AC input voltage and the DC output voltage, the transistor control circuit being configured for producing a first lock out signal asserted to prevent the fourth transistor from turning on when the third transistor is on.
- The system of claim 9, wherein the transistor control circuit is configured for producing a second lock out signal asserted to prevent the third transistor from turning on when the fourth transistor is on.
- The system of one or both of claims 9 and 10, wherein the transistor control circuit is configured for turning on the third transistor when a difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and the transistor control circuit is further configured for producing the first lock out signal when the difference between the AC input voltage and the DC output voltage exceeds a lock out threshold value which is lower than the turn on threshold value.
- The system of one or more of claims 9-11, wherein the controller further comprises an AC polarity detect circuit for producing first and second enabling signals based on the polarity of the AC input signal, the first and second enabling signals are generated to respectively turn on the first and second transistors, and, optionally,
wherein the AC polarity detect circuit is configured to produce the first enabling signal so as to prevent the second transistor from turning on when the first transistor is on and, optionally, to produce the second enabling signal so as to prevent the first transistor from turning on when the second transistor is on. - A method of controlling a circuit for converting an AC input voltage into a DC output voltage that has first and second transistors arranged in a first transistor pair, and third and fourth transistors arranged in a second transistor pair; the method comprising the steps of:controlling a transistor of the first pair in accordance with polarity of the AC input voltage, andcontrolling a transistor of the second pair based on a difference between the AC input voltage and the DC output voltage.
- The method of claim 13, wherein the transistor of the second pair is turned on when the difference between the AC input voltage and the DC output voltage exceeds a turn on threshold value, and the transistor of the second pair is turned off when the difference between the AC input voltage and the DC output voltage falls below a turn off threshold value, which is lower than the turn on threshold value
- The method of one or both of claims 13 and 14, further comprising the step of producing a lock out signal based on the difference between the AC input voltage and the DC output voltage to control transistors of the second pair so as to prevent the fourth transistor from turning on when the third transistor is on, and, optionally,
further comprising the step of producing an enabling signal based on the polarity of the AC input signal to control transistors of the first pair so as to prevent the second transistor from turning on when the first transistor is on. - A system for converting an AC input voltage into a DC output voltage, comprising:first and second input nodes for providing the AC input voltage,first and second transistors arranged in a first transistor pair,third and fourth transistors arranged in a second transistor pair, anda controller responsive to the input voltage and the output voltage to control switching of the first, second, third and fourth transistors,the controller being configured for:producing a first turn on signal for turning on the third transistor coupled to the first input node when a difference between a first voltage developed at the first input node and the output voltage exceeds a first turn on value,producing a first regulate signal for controlling the third transistor to maintain the difference between the first voltage and the output voltage at a first regulate value lower than the first turn on value, andproducing a first turn off signal for turning off the third transistor when the difference between the first voltage and the output voltage falls below a first turn off value lower than the first regulate value.
- The system of claim 16, wherein the controller is further configured for:producing a second turn on signal for turning on the fourth transistor coupled to the second input node when a difference between a second voltage developed at the second input node and the output voltage exceeds a second turn on value,producing a second regulate signal for controlling the fourth transistor to maintain the difference between the first voltage and the output voltage at a regulate value lower than the second turn on value,producing a second turn off signal for turning off the fourth transistor when the difference between the second voltage and the output voltage falls below a second turn off value lower than the second regulate value, and, optionally,wherein the first turn on value is substantially equal to the second turn on value, the first regulate value is substantially equal to the second regulate value and the first turn off value is substantially equal to the second turn off value.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/398,046 US8804389B2 (en) | 2012-02-16 | 2012-02-16 | Active bridge rectification |
Publications (2)
Publication Number | Publication Date |
---|---|
EP2629411A1 true EP2629411A1 (en) | 2013-08-21 |
EP2629411B1 EP2629411B1 (en) | 2020-09-09 |
Family
ID=47749601
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP13000787.5A Active EP2629411B1 (en) | 2012-02-16 | 2013-02-15 | Active bridge rectification |
Country Status (4)
Country | Link |
---|---|
US (1) | US8804389B2 (en) |
EP (1) | EP2629411B1 (en) |
CN (1) | CN103259428B (en) |
TW (1) | TWI485967B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9762139B2 (en) | 2014-08-12 | 2017-09-12 | Yiqiang Jake Zhang | Active switching rectifier employing MOSFET and current-based control using a hall-effect switch |
US9966873B2 (en) | 2014-08-12 | 2018-05-08 | Yiqiang Jake Zhang | Active switching rectifier employing MOSFET and current-based control using a hall-effect switch |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140156099A1 (en) | 2012-12-05 | 2014-06-05 | Cummins Power Generation, Inc. | Generator power systems with active and passive rectifiers |
US9166498B2 (en) * | 2013-02-13 | 2015-10-20 | Pai Capital Llc | Power converter with non-symmetrical totem pole rectifier and current-shaping branch circuits |
CN103973142A (en) * | 2014-06-06 | 2014-08-06 | 余丽丽 | On-chip full-synchronous bridge rectifier structure of wireless power transmission chip and circuit |
US10186983B2 (en) * | 2015-04-13 | 2019-01-22 | Telcodium Inc. | Ideal diode bridge rectifying circuit and control method |
KR101670172B1 (en) * | 2015-05-28 | 2016-10-28 | 삼성전기주식회사 | Rectifier |
US10270361B2 (en) * | 2015-11-25 | 2019-04-23 | Mediatek Inc. | High speed synchronous rectifier |
CN105743476B (en) * | 2016-01-26 | 2018-11-09 | 广东宝莱特医用科技股份有限公司 | A kind of on/off circuit |
EP3503363A1 (en) * | 2017-12-19 | 2019-06-26 | Koninklijke Philips N.V. | Powering microcontrollers |
US10333425B1 (en) | 2018-05-03 | 2019-06-25 | Linear Technology Holding Llc | Self-biasing ideal diode circuit |
DE102018113146B4 (en) * | 2018-06-01 | 2020-02-06 | Infineon Technologies Ag | Rectifier device and semiconductor device |
JP7477264B2 (en) * | 2019-04-16 | 2024-05-01 | 株式会社タムラ製作所 | AC voltage polarity detector and power supply device using the same |
CN112421971B (en) * | 2019-08-21 | 2024-08-27 | 万国半导体(开曼)股份有限公司 | Power supply conversion system and control method |
US10756645B1 (en) | 2019-09-30 | 2020-08-25 | Alpha And Omega Semiconductor (Cayman) Ltd. | Electrical power conversion system, control method and bridge rectifier |
CN111371443B (en) * | 2020-05-28 | 2020-08-28 | 上海南麟电子股份有限公司 | Active rectifier bridge circuit and on-chip integrated system |
RU2748220C1 (en) * | 2020-08-19 | 2021-05-21 | Общество с ограниченной ответственностью "ПАРАМЕРУС" | Active rectifier bridge device |
RU209071U1 (en) * | 2021-11-12 | 2022-02-01 | Общество с ограниченной ответственностью "ЭЛМАНК" | Synchronous rectifier |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102008058760A1 (en) * | 2007-11-30 | 2009-06-04 | Infineon Technologies Ag | Circuit and method for rectifying and regulating voltages |
US20090257259A1 (en) * | 2008-04-15 | 2009-10-15 | Powermat Ltd. | Bridge synchronous rectifier |
US7791914B1 (en) * | 2007-10-01 | 2010-09-07 | Network Appliance, Inc. | High efficiency power supply front end |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0173949B1 (en) * | 1995-10-16 | 1999-05-01 | 김광호 | A full-wave bridge rectifier circuit |
DE69930168T2 (en) * | 1998-12-02 | 2006-08-03 | Seiko Epson Corp. | POWER SUPPLY, POWER SUPPLY, PORTABLE ELECTRONIC DEVICE AND ELECTRONIC MOVEMENT |
US6563726B1 (en) | 2001-11-21 | 2003-05-13 | Hewlett-Packard Company | Synchronous bridge rectifier |
US20060072774A1 (en) | 2004-10-01 | 2006-04-06 | Phonak Ag | Electronic battery-powered hearing instrument, and method for operating such a hearing instrument |
US8711593B2 (en) * | 2008-08-20 | 2014-04-29 | ConvenientPower HK Ltd. | Generalized AC-DC synchronous rectification techniques for single- and multi-phase systems |
WO2010022748A1 (en) | 2008-08-26 | 2010-03-04 | Otis Elevator Company | Power supply module |
JP5282502B2 (en) * | 2008-09-18 | 2013-09-04 | セイコーエプソン株式会社 | Rectification control device, full-wave rectification circuit, power receiving device, electronic device and non-contact power transmission system |
DE102008064402B4 (en) | 2008-12-22 | 2011-03-10 | Texas Instruments Deutschland Gmbh | Rectifier circuit |
JP5633778B2 (en) * | 2010-04-01 | 2014-12-03 | ミネベア株式会社 | Switching power supply |
CN102075102B (en) * | 2011-02-24 | 2013-05-15 | 成都芯源系统有限公司 | bridge rectifier circuit |
CN102170240A (en) * | 2011-04-20 | 2011-08-31 | 浙江大学 | Hybrid drive full-bridge synchronous rectifier |
-
2012
- 2012-02-16 US US13/398,046 patent/US8804389B2/en active Active
-
2013
- 2013-02-15 EP EP13000787.5A patent/EP2629411B1/en active Active
- 2013-02-18 TW TW102105558A patent/TWI485967B/en active
- 2013-02-18 CN CN201310052899.7A patent/CN103259428B/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7791914B1 (en) * | 2007-10-01 | 2010-09-07 | Network Appliance, Inc. | High efficiency power supply front end |
DE102008058760A1 (en) * | 2007-11-30 | 2009-06-04 | Infineon Technologies Ag | Circuit and method for rectifying and regulating voltages |
US20090257259A1 (en) * | 2008-04-15 | 2009-10-15 | Powermat Ltd. | Bridge synchronous rectifier |
Non-Patent Citations (1)
Title |
---|
DAVIDE GIACOMINI ET AL: "A novel high efficient approach to input bridges", PCIM EUROPE MAY 27-29, 2008 NUREMBERG, GERMANY, 29 May 2008 (2008-05-29), XP055066353, Retrieved from the Internet <URL:http://www.irf.com/technical-info/whitepaper/TP-080527.pdf> [retrieved on 20130612] * |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9762139B2 (en) | 2014-08-12 | 2017-09-12 | Yiqiang Jake Zhang | Active switching rectifier employing MOSFET and current-based control using a hall-effect switch |
US9966873B2 (en) | 2014-08-12 | 2018-05-08 | Yiqiang Jake Zhang | Active switching rectifier employing MOSFET and current-based control using a hall-effect switch |
Also Published As
Publication number | Publication date |
---|---|
CN103259428A (en) | 2013-08-21 |
TW201340576A (en) | 2013-10-01 |
CN103259428B (en) | 2017-03-01 |
US20130215657A1 (en) | 2013-08-22 |
US8804389B2 (en) | 2014-08-12 |
EP2629411B1 (en) | 2020-09-09 |
TWI485967B (en) | 2015-05-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8804389B2 (en) | Active bridge rectification | |
TWI454036B (en) | Bridge rectifier for a pfc power converter | |
US9483065B2 (en) | Power regulation with load detection | |
US9485816B2 (en) | Method and apparatus for dimmable LED driver | |
TWI632765B (en) | DC-DC transformer | |
KR20070095234A (en) | High-efficiency electric power supply circuit and electronic device having the same | |
CN107736080B (en) | Light modulation device | |
US7573251B2 (en) | AC-to-DC voltage regulator | |
KR20100060999A (en) | Abnormal switching monitoring device and abnormal switching monitoring method | |
US11183945B2 (en) | Semiconductor device and method of operating the same | |
JP2014202632A (en) | Zero-crossing detection circuit | |
US8681514B2 (en) | Controller for secondary side control of a switch, power converter, and related synchronous rectification control method | |
JP2006502690A (en) | Method and apparatus for driving a power MOSFET as a synchronous rectifier circuit | |
US9559668B2 (en) | Drive circuit and semiconductor apparatus | |
JP6202970B2 (en) | Inrush current prevention circuit and power supply device | |
US9660544B1 (en) | Self-driven synchronous rectifier circuit | |
JP6942559B2 (en) | Power receiving device | |
JP2019088104A (en) | Driving device of power semiconductor element | |
US9791881B2 (en) | Self-driven synchronous rectification for a power converter | |
US10566842B2 (en) | Power feeding system, power receiving device, and power feeding method | |
US20160105122A1 (en) | Synchronous rectification controller and power converter using the same | |
KR102084192B1 (en) | System for Improving Energy Efficiency Using Bridgeless Circuit | |
US7633277B1 (en) | System and method for testing worst case transients in a switching-mode power supply | |
JP2013198388A (en) | Synchronous-rectification type bridge | |
JP5863024B2 (en) | Synchronous rectifier circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
17P | Request for examination filed |
Effective date: 20140221 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: EXAMINATION IS IN PROGRESS |
|
17Q | First examination report despatched |
Effective date: 20170105 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
INTG | Intention to grant announced |
Effective date: 20200320 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: REF Ref document number: 1312801 Country of ref document: AT Kind code of ref document: T Effective date: 20200915 Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602013072300 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: LT Ref legal event code: MG4D |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20201209 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20201210 Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20201209 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 1312801 Country of ref document: AT Kind code of ref document: T Effective date: 20200909 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: MP Effective date: 20200909 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: RS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: SM Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210111 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 602013072300 Country of ref document: DE Representative=s name: WITHERS & ROGERS LLP, DE Ref country code: DE Ref legal event code: R082 Ref document number: 602013072300 Country of ref document: DE Representative=s name: MUELLER-BORE & PARTNER PATENTANWAELTE PARTG MB, DE Ref country code: DE Ref legal event code: R081 Ref document number: 602013072300 Country of ref document: DE Owner name: ANALOG DEVICES INTERNATIONAL UNLIMITED COMPANY, IE Free format text: FORMER OWNER: LINEAR TECHNOLOGY CORPORATION, MILPITAS, CALIF., US |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: AL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210109 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602013072300 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R082 Ref document number: 602013072300 Country of ref document: DE Representative=s name: WITHERS & ROGERS LLP, DE |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
RAP4 | Party data changed (patent owner data changed or rights of a patent transferred) |
Owner name: LINEAR TECHNOLOGY LLC |
|
26N | No opposition filed |
Effective date: 20210610 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: 732E Free format text: REGISTERED BETWEEN 20210923 AND 20210929 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20210215 |
|
REG | Reference to a national code |
Ref country code: BE Ref legal event code: MM Effective date: 20210228 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210228 Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210215 Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210228 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210215 Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210228 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210215 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20210228 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO Effective date: 20130215 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20240123 Year of fee payment: 12 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: TR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20200909 |