EP2056448A2 - Low noise amplifier and differential amplifier - Google Patents
Low noise amplifier and differential amplifier Download PDFInfo
- Publication number
- EP2056448A2 EP2056448A2 EP08018346A EP08018346A EP2056448A2 EP 2056448 A2 EP2056448 A2 EP 2056448A2 EP 08018346 A EP08018346 A EP 08018346A EP 08018346 A EP08018346 A EP 08018346A EP 2056448 A2 EP2056448 A2 EP 2056448A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- conduction
- electrode
- stage transistor
- input
- tfc
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/26—Modifications of amplifiers to reduce influence of noise generated by amplifying elements
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/08—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
- H03F1/14—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of neutralising means
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/08—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
- H03F1/22—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/34—Negative-feedback-circuit arrangements with or without positive feedback
- H03F1/347—Negative-feedback-circuit arrangements with or without positive feedback using transformers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/4508—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using bipolar transistors as the active amplifying circuit
- H03F3/45085—Long tailed pairs
- H03F3/45089—Non-folded cascode stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/50—Amplifiers in which input is applied to, or output is derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/117—A coil being coupled in a feedback path of an amplifier stage
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/153—Feedback used to stabilise the amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/294—Indexing scheme relating to amplifiers the amplifier being a low noise amplifier [LNA]
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/36—Indexing scheme relating to amplifiers the amplifier comprising means for increasing the bandwidth
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/372—Noise reduction and elimination in amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/451—Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45516—Indexing scheme relating to differential amplifiers the FBC comprising a coil and being coupled between the LC and the IC
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45528—Indexing scheme relating to differential amplifiers the FBC comprising one or more passive resistors and being coupled between the LC and the IC
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45621—Indexing scheme relating to differential amplifiers the IC comprising a transformer for phase splitting the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45722—Indexing scheme relating to differential amplifiers the LC comprising one or more source followers, as post buffer or driver stages, in cascade in the LC
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45731—Indexing scheme relating to differential amplifiers the LC comprising a transformer
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/50—Indexing scheme relating to amplifiers in which input being applied to, or output being derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower
- H03F2203/5009—Indexing scheme relating to amplifiers in which input being applied to, or output being derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower the output signal being capacitively coupled to the source of the source follower
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/50—Indexing scheme relating to amplifiers in which input being applied to, or output being derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower
- H03F2203/5021—Indexing scheme relating to amplifiers in which input being applied to, or output being derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower the source follower has a controlled source circuit
Definitions
- the present invention relates to a wideband low noise amplifier (LNA) having a high dynamic range and used as an RF amplifier for wireless communication devices, and as an input amplifier for A/D converters.
- LNA wideband low noise amplifier
- An example of conventional low noise amplifiers is a cascode type amplifier disclosed in Unexamined Japanese Patent Application KOKAI Publication No. 2003-289226 .
- the cascode type amplifier has been known as a type of circuit which is not likely to be affected by the parasitic capacitance of a transistor, and which is suitable for an application to a wideband amplifier.
- HF Low Noise Amplifiers with Integrated Transformer Feedback ISCAS 2002, vol. 2, pp. II-815 to II-818, May, 2002, written by K. van Hartingsveldt, M. H. L. Kouwenhoven, C. J. M. Verhoeven, and A. N. Burghartz is a low noise amplifier circuit having a double-loop negative feedback circuit constituted by a transformer and a resistor.
- the low noise amplifier circuit having the double-loop negative feedback circuit is a superior circuit which accomplishes a low noise factor, a stable gain, and a good input impedance matching at the same time in a wideband.
- TFC-LNA Transformer Feedback Cascode LNA
- Example cases where a conventional phase compensation method is applied to prevent oscillation of the TFC-LNA are a dominant pole compensation method (first conventional example) and a Miller compensation method (second conventional example), both of which are generally used phase compensation methods, and explanations will be given of the respective characteristics thereof.
- FIG. 14 is a circuit diagram showing an example of a TFC-LNA 10A where a dominant pole compensation method is applied (first conventional example).
- a 10-V direct-current supply voltage Vd1 is applied from a direct-current voltage source DCS, and a transistor having 8 GHz of a transient frequency is used.
- a signal source 1 having 50 ⁇ of an output impedance is connected to the hot side of a primary winding of a transformer 3 via a direct-current cut-off capacitor 2.
- a commercially-available transformer whose turn ratio is, for example, 1:2 is used as the transformer 3.
- the cold side of the primary winding of the transformer 3 is connected to the base of an NPN transistor 4.
- the base of the transistor 4 is connected to the positive electrode of a biasing voltage source 5 via a choke coil 6.
- the collector of the transistor 4 is connected to the emitter of an NPN transistor 7.
- the base of the transistor 7 is connected to the positive electrode of a biasing direct-current voltage source 8, and is grounded from the standpoint of an alternate current.
- the transistor 4 and the transistor 7 are connected together in a cascode manner, thereby constituting a cascode amplifier having a resistor 9 as a load.
- the collector of the transistor 7 is connected to one end of the resistor 9 which functions as a load for the cascode amplifier.
- the direct-current supply voltage Vd1 is applied to the other end of the resistor 9.
- the node between the resistor 9 and the collector of the transistor 7 functions as an output node of the cascode amplifier where an amplified output voltage signal is output, and is connected to the base of an NPN transistor 10, i.e., the input terminal of an emitter follower.
- the transistor 10 and a constant current source 18 constitute the emitter follower, and work as an output buffer of the TFC-LNA 10A.
- the direct-current supply voltage Vd1 is applied to the collector of the transistor 10 from a direct-current voltage source DCS.
- a phase compensation capacitor 11 is connected between the base of the transistor 10, i.e., the output node of the cascode amplifier and the positive electrode of the direct-current voltage source DCS, i.e., an alternating current reference potential ground, and the load resistor 9 and the capacitor 11 give a dominant pole of a feedback loop gain, and function as a low-pass filter for the output of the cascode amplifier.
- the emitter of the transistor 10, i.e., the output terminal of the TFC-LNA 10A is connected to a load 13 of that amplifier via a direct-current cut-off capacitor 12.
- the load 13 comprises a resistor of 5 k ⁇ .
- the cold side of the secondary winding of the transformer 3 is connected to the emitter of the transistor 10, i.e., the output terminal of the TFC-LNA 10A.
- the hot side of the secondary winding is connected to the ground.
- An output voltage signal applied to the secondary winding of the transformer 3 is transmitted to the primary side of the transformer 3 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the first negative feedback path of the TFC-LNA 10A.
- a resistor 16 and a direct-current cut-off capacitor 17 are connected in series between the emitter of the transistor 10, i.e., the output terminal of the TFC-LNA 10A, and the hot-side terminal of the primary winding of the transformer 3, i.e., the signal input terminal of the TFC-LNA 10A, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes a second negative feedback path of the TFC-LNA 10A.
- the emitter of the transistor 10 is connected to, for example, a constant current source 18 to supply an operating current of the emitter follower.
- the operating current of the emitter follower is set to approximately 12 mA. Because the cascode amplifier with a voltage gain of 200 (46 dB) is used in the TFC-LNA 10A of the first example, the maximum magnitude of its feedback loop gain becomes over 40 dB.
- the voltage gain of the TFC-LNA 10A is theoretically given by the turn ratio N of the transformer 3, and because the turn ratio of the commercially-available transformer used in the first conventional example is 1:2, the voltage gain of the TFC-LNA 10A of the first conventional example is approximately 6 dB.
- the commercially-available transformer 3 used in the first conventional example is a transformer having a loss of 1.0 dB or so and a pass band between 3 MHz to 200 MHz.
- the most appropriate resistance of the resistor 16 which serves as a feedback resistor is theoretically given by an equation (N + 1) R, where R is an input impedance set as a specification of the TFC-LNA 10A and N is a turn ratio of the transformer 3. According to the first conventional example, the input impedance R is set to 50 ⁇ which is a general value, and the resistance of the resistor 16 is 150 ⁇ .
- the load resistor 9 and the capacitor 11 function as to cause a dominant pole in the transfer function of a feedback loop gain, and the effect thereof results in a phase compensation of the TFC-LNA 10A of the first conventional example.
- the capacitor 11 in a case where a phase compensation is carried out in such a way that the feedback loop gain measured at the base of the transistor 4 has a phase margin of about 45°, it is necessary for the capacitor 11 to have a capacitance of greater than or equal to 140 pF. It is difficult to form such a large-capacitance capacitor on an integrated circuit in view of a cost limitation, and such capacitor must be an external part. This causes demerits like increments of a part number and a substrate area, and it is a disadvantage of a dominant pole compensation method.
- FIG. 15 is a diagram showing the feedback loop gain of the TFC-LNA 10A of the first conventional example in Bode plotting, where a result of measuring the feedback loop gain measured at the base of the transistor 4 in simulation is plotted.
- the feedback loop gain of the TFC-LNA 10A of the first conventional example gives the maximum value of about 44 dB around a frequency of 360 kHz, and decreases to 0 dB around a frequency of about 190 MHz.
- the phase margin is 45°, and the gain margin is about 5 dB.
- the -3 dB cut-off frequency which indicates a frequency where the feedback loop gain starts decreasing is about 1.1 MHz, and thus it becomes apparent that the band where the TFC-LNA 10A maintains a high dynamic range is merely several MHz or so.
- a compensation is carried out in such a way that the feedback loop gain decreases at -20 dB/dec as the frequency of an input signal increases.
- the maximum frequency of the pass band where the commercially-available transformer used in the first conventional example works substantially ideally is about 200 MHz, and at a frequency band higher than this, the deterioration of the phase margin due to the parasitic capacitance or the like of the transistor becomes notable, in addition to the attenuation of the phase margin due to dominant pole.
- the band where the high feedback loop gain is maintained is limited to a frequency remarkably lower than the transformer-pass-band maximum limit, and the TFC-LNA 10A does not bring out a sufficient performance when used as a high-frequency low noise amplifier. This is another disadvantage when the dominant pole compensation method is used.
- FIG. 16 is a diagram showing a simulation result of measuring the third order input intercept point characteristic for the TFC-LNA 10A of the first conventional example ( FIG. 14 ).
- IIP3 deteriorates greater than or equal to 20 dB from the maximum value of 42 dB at 10 MHz.
- the deterioration of IIP3 is caused in response to the attenuation of the feedback loop gain of the TFC-LNA 10A shown in FIG. 15 .
- the value of IIP3 decreases together.
- the circuit of the first conventional example is not suitable for a high-frequency low noise amplifier that a good distortion characteristic, i.e., a high dynamic range is required.
- FIG. 17 is a circuit diagram showing an example where a phase compensation using a Miller compensation method is applied to a TFC-LNA (second conventional example).
- phase compensation capacitor 11 is connected between the output node of the cascode amplifier, i.e., the collector of the transistor 7, and the alternating current ground
- the phase compensation capacitor 19 is connected between the output node of the cascode amplifier and the input node of the cascode amplifier, i.e., the base of the transistor 4.
- the capacitance of the phase compensation capacitor 19 is C and the voltage amplification degree of the cascode amplifier is ⁇
- the phase compensation capacitor 19 connected in a Miller compensation manner functions as to have an approximately same effectiveness as that of a case where a shunt capacitor having a capacitance of ( ⁇ -1)C is connected to the input node of the cascode amplifier. Accordingly, in general, in the Miller compensation method, it is possible to perform a phase compensation using a capacitor of a smaller capacitance in comparison with the dominant pole compensation method.
- FIG. 18 is a diagram where the feedback loop gain of the TFC-LNA 10B of the second conventional example is indicated in Bode plotting, and where a result of measuring the feedback loop gain measured at the base of the transistor 4 in simulation is plotted.
- the decrement of the loop gain becomes suddenly gradual from around 550 MHz.
- the cross over frequency of the feedback loop gain becomes higher, making it difficult to maintain the phase margin greater than 0°.
- the feedback loop gain attenuates at a sharp inclination of about -60 dB/dec between 200 to 500 MHz, the phase attenuation inclination becomes precipitous around this band.
- the capacitor 19 starts operating in the feed forward direction at a frequency lower than 550 MHz, and the attenuation inclination of the feedback loop gain becomes gradual, so that the cross point frequency does not sufficiently decreases, resulting in destabilization of the TFC-LNA.
- a low noise amplifier (20) according to the first aspect of the invention is characterized by comprising:
- the amplification-result transmission circuit may have an emitter follower (31, 35) or a source follower connected to the second conduction electrode of the upper-stage transistor (27), and a signal output from the emitter follower (31, 35) or the source follower may be applied to the output node as an amplification result of the input signal.
- the low noise amplifier (20) may further comprise a consumption current adjustment unit which supplies a variable current flowing to the emitter follower (31, 35) or the source follower.
- a differential amplifier (80) according to the second aspect of the invention is characterized by comprising:
- the first amplification-result transmission circuit may have a first emitter follower (91, 95) or a first source follower connected to the second conduction electrode of the first upper-stage transistor (87), and a signal output from the first emitter follower (91, 95) or the first source follower may be applied to the first output node as an amplification result of the first input signal
- the second amplification-result transmission circuit may have a second emitter follower (121, 125) or a second source follower connected to the second conduction electrode of the second upper-stage transistor (117), and a signal output from the second emitter follower (121, 125) or the second source follower may be applied to the second output node as an amplification result of the second input signal.
- the differential amplifier (80) may further comprise a consumption current adjustment unit which supplies a variable current flowing to the first emitter follower (91, 95) or the first source follower, and a variable current flowing to the second emitter follower (121, 125) or the second source follower.
- a low noise amplifier (70) according to the third aspect of the invention is characterized by comprising:
- FIG. 1 is a circuit diagram showing a TFC-LNA 20 according to the first embodiment of the invention.
- a 10-V direct-current supply voltage Vd1 is applied to the TFC-LNA 20 from a direct-current voltage source DCS, and transistors each of which has a transient frequency of 8 GHz are used.
- a signal source 21 having an output impedance R of 50 ⁇ is connected to the hot side of the primary winding of a transformer 23 through a coupling capacitor 22.
- a commercially-available transformer whose turn ratio is 1:2 is used as the transformer 23.
- the cold side of the primary winding of the transformer 23 is connected to the base of an NPN transistor 24 which serves as an input-stage transistor of a cascode connection.
- the base of the transistor 24 is further connected to the positive electrode of a biasing voltage source 25 through a choke coil 26.
- the collector of the transistor 24 is connected to the emitter of an NPN transistor 27 which serves as an upper-stage transistor of the cascode connection.
- the base of the transistor 27 is connected to the positive electrode of a biasing voltage source 29 through a phase compensation resistor 28.
- the resistor 28 works together with a capacitor 43 to be discussed later, and constitutes a first phase compensation circuit of the first embodiment.
- the negative electrode of the biasing power source 29 is grounded.
- the transistor 24 and transistor 27 are connected together in a cascode connection manner, and constitute a cascode amplifier having a resistor 30 as a load.
- the collector of the transistor 27 is connected to one end of the resistor 30 which functions as a load device of the cascode amplifier.
- the other end of the resistor 30 is connected to the direct-current voltage source DCS, and the direct-current supply voltage Vd1 is applied thereto.
- the node between the resistor 30 and the collector of the transistor 27 serves as an output node where an amplified output signal of the cascode amplifier is output, and is connected to the base of an NPN transistor 31, i.e., the input terminal of an emitter follower.
- the transistor 31 and a constant current source (transistor 35) constitute the emitter follower, and operate as an output buffer of the TFC-LNA 20.
- the collector of the transistor 31 is connected to the direct-current voltage source DCS.
- the emitter of the transistor 31 functions as an output terminal of the TFC-LNA 20, and is connected to a resistor 33 of, for example, 5 k ⁇ which serves as a load through a coupling capacitor 32.
- the output terminal of the TFC-LNA 20, i.e., the emitter of the transistor 31 is connected to the cold side of the secondary winding of the transformer 23 through a coupling capacitor 34.
- An output voltage signal applied to the secondary winding of the transformer 23 is transmitted to the primary side of the transformer 23 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes a first negative feedback path of the TFC-LNA 20.
- the emitter of the transistor 31 is connected to the collector of an NPN transistor 35, and the emitter of the transistor 35 is grounded through a resistor 36.
- the base of the transistor 35 is connected to the emitter of an NPN transistor 37 and the base of an NPN transistor 38.
- the collector of the transistor 37 is connected to the direct-current voltage source DCS, so that the direct-current supply voltage Vd1 is applied thereto from the direct-current voltage source DCS.
- the base of the transistor 37 and the collector of the transistor 38 are connected to a direct-current source 39, and the transistors 35, 37, and 38 constitute a current mirror.
- the emitter of the transistor 38 is grounded through a resistor 40.
- the same parts are used for the transistor 35 and the transistor 38, and, the resistor 36 and the resistor 40, and the current ratio of the current mirror is 1:1.
- the direct-current source 39 is set as to have a current value of 12 mA, and supplies an operating current for the transistor 31 which constitutes the emitter follower.
- the emitter of the transistor 31 which serves as the output terminal of the TFC-LNA 20 is further connected to one electrode of a coupling capacitor 41, one electrode of a phase compensation capacitor 42, and one electrode of a phase compensation capacitor 43.
- the other electrode of the capacitor 41 is connected to one end of a resistor 44, and the capacitor 41 works as a coupling capacitor.
- the other end of the resistor 44 is connected to a signal input terminal of the TFC-LNA 20, and the resistor 44 functions in such a way that an output signal is shunt-mixed with an input signal. This constitutes a second negative feedback path of the TFC-LNA 20.
- the other electrode of the capacitor 42 is connected to the base of the transistor 24 through a phase compensation resistor 45.
- the capacitor 42 and the resistor 45 constitute a second phase compensation circuit of the first embodiment.
- the other electrode of the capacitor 43 is connected to the transistor 27.
- the capacitor 43 and the resistor 28 constitute the first phase compensation circuit of the first embodiment.
- the TFC-LNA 10A of the first conventional example and the TFC-LNA 10B of the second conventional example the cascode amplifier of the TFC-LNA 20 of the first embodiment has a voltage amplification degree of about 46 dB, and an operating voltage of 12 mA is applied to the emitter follower.
- the transformer 23 of the TFC-LNA 20 shown in FIG. 1 is an ideal transformer having a turn ratio of 1:2, then the transfer function T(s) of a feedback loop gain measured at the base of the transistor 24 can be represented by the following equation (1) using a simple model.
- the TFC-LNA 20 it is basically possible to cause the TFC-LNA 20 to stably operate by using only the first phase compensation circuit, i.e., the resistor 28 and the capacitor 43 only, without the second phase compensation circuit to be discussed later, but in practice, because the elements and the transformer 23 used in the TFC-LNA 20 have various parasitic capacitances, parasitic inductances, a sufficient phase margin cannot be held in some cases. Accordingly, in this embodiment, the second phase compensation circuit, i.e., the capacitor 42 and the resistor 45 are added to further increase the phase margin.
- FIG. 2 is a diagram showing the feedback loop gain of the TFC-LNA 20 of the first embodiment (see, FIG. 1 ) as a Bode plot, and a measuring result of the feedback loop gain measured at the base of the transistor 24 in simulation is plotted.
- the TFC-LNA 20 of the first embodiment has characteristics such that the maximum absolute value of the feedback loop gain (value at a region where the feedback loop gain becomes almost constant with frequency at a low frequency band) is about 45 dB, the -3 dB cut-off frequency is about 50 MHz, and the cross over frequency where the feedback loop gain becomes 0 dB is about 550 MHz.
- the phase margin which represents the stability of the TFC-LNA 20 is 45°, and the gain margin is about 13 dB.
- ⁇ z1 In acquiring the foregoing ⁇ z1 from the circuit constant of the first phase compensation circuit of the TFC-LNA 20 of the first embodiment, it becomes about 130 MHz. Likewise, in acquiring the foregoing ⁇ z2 from the circuit constant of the second phase compensation circuit, it becomes about 710 MHz.
- the TFC-LNA 20 which has the same stability as that of the first conventional example, and which can maintain a high feedback loop gain up to a higher frequency, is realized using a phase compensation capacitor which has a small capacity and which can be integrated together.
- FIGS. 3A to 3C are diagrams respectively showing simulation results of the noise factor (NF), reflection coefficient (S 11 ) and permeability coefficient (S 21 ) of the TFC-LNA 20 shown in FIG. 1 .
- the TFC-LNA 20 of the first embodiment ( FIG. 1 ), as shown in FIGS. 3A to 3C , sufficient S 11 and NF and stable S 21 are acquired around roughly 200 MHz, and it is apparent that the TFC-LNA 20 can operate at a wideband.
- FIG. 4 is a diagram showing a result of simulating a third order input intercept point (IIP3) characteristic of the TFC-LNA 20 of the first embodiment (see, FIG. 1 ), wherein the axis of abscissas represents a frequency (MHz) and the axis of ordinates represents an IIP3 (dBm), respectively.
- IIP3 third order input intercept point
- FIG. 5 is a diagram showing a result of simulating the second order input intercept point (IIP2) characteristic of the TFC-LNA 20 of the first embodiment ( FIG. 1 ), wherein the axis of abscissas represents a frequency (MHz) and the axis of ordinates represents an IIP2 (dBm), respectively.
- IIP2 second order input intercept point
- FIG. 6 is a diagram showing a result of calculating a spurious-free-dynamic-range (hereinafter, "SFDR") characteristic for the TFC-LNA 20 of the first embodiment ( FIG. 1 ) using the NF value (see, FIG. 3A ) and the IIP3 value (see, FIG. 4 ).
- SFDR spurious-free-dynamic-range
- the SFDR characteristic ( FIG. 6 ) of the TFC-LNA 20 of the first embodiment ( FIG. 1 ) is calculated for bands of 1 MHz to 200 MHz while assuming that the bandwidth of a reception signal is 12.5 kHz, and an environmental temperature is 300 K. As shown in FIG. 6 , SFDR values greater than or equal to about 100 dB are acquired at a band less than or equal to 200 MHz, and it is apparent that the first embodiment realizes a TFC-LNA which has a high dynamic range at a wideband.
- the gain of the TFC-LNA 20 is decided based on the turn ratio N of the transformer 23, but the maximum turn ratio of a commercially-available high-frequency wideband transformer is 1:4 or so. Accordingly, if such a transformer is used for realizing the TFC-LNA, the realistic maximum gain of the TFC-LNA 20 is limited to a value less than or equal to 12 dB or so. In considering a case where a high dynamic range is accomplished by a receiver overall, the higher the gain of the TFC-LNA 20 is, the higher the IIP3 required for the mixer of the following stage becomes.
- improving the IIP3 characteristic means increasing a power consumption, and, to accomplish a predetermined dynamic range while minimizing a power consumption of the receiver system overall, it is necessary to balance the power consumption of the low noise amplifier and that of the mixer, i.e., the IIP3 values. If the gain of the low noise amplifier is too high, such a balancing in the receiver system is not accomplished at all. This means that the power consumption of the receiver system overall is not optimized, and is not desirable in some cases.
- the difficulty that the turn ratio of the transformer 23 cannot be increased over 1:4 does not become a serious disadvantage in using the TFC-LNA 20.
- the linearity of the amplifier becomes bad in comparison with an ideal case due to the non-linearity, hysteresis, saturation, and the like of the core. This becomes more apparent as a reduction of a P1 dB value representing the distortion characteristic of the amplifier in inputting a large-power signal, rather than the IIP3 value representing the distortion characteristic of the amplifier in inputting a small-power signal.
- FIG. 7 is a circuit diagram showing a TFC-LNA 50 according to the second embodiment of the invention.
- the direct-current source 39 of the first embodiment is replaced with a variable current source 51, and the collector of emitter follower transistor 31 is connected to a variable voltage source DCS2 having Vd2 as its output voltage, instead of the voltage source DCS 1. Every other structural portion remains same as those of the TFC-LNA 20 of the first embodiment.
- an operating current of about 12 mA is applied to the emitter follower which is the output buffer of the TFC-LNA 20 because of the necessity of realizing a high dynamic range.
- the 10-V direct-current supply voltage Vd1 is applied to the TFC-LNA 20
- the output buffer consumes power of 120 mW.
- Such a 120-mW power consumption is small in comparison with the overall power consumption of a fixed radio device, so that it does not become a problem, but in case of general battery-operated devices, it is not negligible from the standpoint of a battery duration.
- a reception environment dynamically changes due to a movement of a disturbing wave source or the like, so that in a period when the receiver is being operated, there is a period when the signal intensity of a disturbing wave is relatively weak, and sufficient demodulation/reception are possible using a low noise amplifier having a low dynamic range.
- the dynamic range of a low noise amplifier simply increases with respect to a power consumption thereof, so that by increasing or decreasing the dynamic range of the TFC-LNA dynamically, the total watt-hour consumption can be reduced in operating the receiver, thereby elongating the battery duration in comparison with a case where the receiver is always used with a high dynamic range.
- the frequency characteristic of other small-signal properties thereof such as an input impedance matching, noise figure, and gain undeteriorated, irrespective of consumed power.
- the emitter follower constituted by the transistor 31 changes its distortion characteristic, while leaving its small-signal characteristic almost intact, when the power consumption thereof is varied. Therefore, by changing the power consumption of the emitter follower only while maintaining the current of the cascode amplifier part constituted by the transistors 24, 27, unchanged, it becomes possible to increase or decrease the IIP3 of the TFC-LNA while maintaining the frequency characteristic of the feedback loop gain of the TFC-LNA.
- the collector voltage of the transistor 31 is controlled by the variable voltage source DCS2, while the operating current thereof is controlled by the variable current source 51. Because the distortion characteristic of an emitter follower largely depends on its operating current rather than its collector voltage, it may be allowed to use a fixed voltage source instead of a variable voltage source as DCS2, in some cases.
- variable voltage source DCS2 For implementing the variable voltage source DCS2 and the variable current source 51, one may use a successively variable type, or a discretely variable type, in accordance with a given design specification.
- the power consumption of the emitter follower is reduced from 120mW to 8mW, so that a power consumption of 112mW is saved in comparison with the TFC-LNA 20 of the first embodiment.
- FIG. 8 is a diagram showing a result of simulating the IIP3 characteristic of the TFC-LNA 50 of the second embodiment ( FIG. 7 ), wherein the axis of abscissas represents a frequency (MHz), and the axis of ordinates represents an IIP3 (dBm), respectively.
- a direct current output from the variable current source 51 is set to 2 mA, while the output voltage of the voltage source DCS2 is set to 4 V, and two tone signals each having power of -50 dBm at a frequency shifted by ⁇ 10 kHz around a measured frequency are used as input signals.
- IIP3 values greater than or equal to +20 dBm are acquired at a band less than or equal to 100 MHz, and IIP3 values greater than or equal to +10 dBm are acquired at a band less than or equal to 200 MHz.
- the low noise amplifier having an IIP3 of +10 dBm or so is normally used in a general receiver system, and the IIP3 characteristic of the TFC-LNA 50 shown in FIG. 8 is not particularly bad, and is sufficient for a practical receiver.
- FIG. 8 also shows a result of simulating the IIP3 characteristic of the TFC-LNA 50 when the direct current output from the variable current source 51 as well as the output voltage of the voltage source DCS2 is set to 12 mA and 10 V, respectively, together with the IIP3 characteristic when they are set to 2 mA and 4 V, respectively.
- the TFC-LNA 50 can be set in such a manner as to become an operation state having an arbitrary IIP3 value in a shaded region sandwiched between two IIP3 characteristic curves in FIG. 8 by changing the output current of the variable current source 51 between 2 mA and 12 mA, and the output voltage of the voltage source DCS2 between 4 V and 10 V, in a continuous or stepwise manner.
- the IIP3 of the TFC-LNA 50 can be increased or decreased within a range between +45 dBm and +25 dBm.
- the output current value of the variable current source 51 as well as the output voltage of the voltage source DCS2 hardly affect to the noise factor characteristic of the TFC-LNA 50, and this means that only the maximum limit of the dynamic range of the TFC-LNA 50 can be controlled by the output current of the variable current source 51 and the output voltage of the voltage source DCS2.
- a state of reception could be defined as a combination of a bit error rate, signal levels at the desired channel, at the first-adjacent channel, and at the second-adjacent channel, all of which may be relatively easily detected by an ordinary receiver. It is possible to estimate a desirable output value to be set to the variable current source 51 as well as the variable voltage source DCS2 in accordance with a specific state of reception, by preparing a table or a function to convert those measured values into the minimum output values for the variable current source 51 and for the variable voltage source DCS2, to achieve satisfactory demodulation with a specified S/N ratio.
- the power consumption of the TFC-LNA 50 is always kept at the lowest level without impairing the quality of demodulation, thereby enabling it to work with a lower watt-hour in comparison with an amplifier based on a prior art.
- FIG. 9 is a diagram showing a simulation result of the IIP2 characteristic for the TFC-LNA 50 of the second embodiment ( FIG. 7 ), wherein the axis of abscissas represents a frequency (MHz), and the axis of ordinates represents an IIP2 (dBm).
- FIG. 9 shows a result of simulating the IIP2 characteristic of the TFC-LNA 50 when the direct current output from the variable current source 51 as well as the output voltage of the voltage source DCS2 is set to 12 mA and 10 V, respectively, together with the IIP2 characteristic when they are set to 2 mA and 4 V, respectively. As shown in FIG.
- the value of the IIP2 characteristic decreases by 10 dBm or so at, for example, a band less than or equal to 100 MHz in comparison with the case of the maximum power consumption(12 mA, 10 V), but the IIP2 characteristic of greater than or equal to +40 dBm is acquired at a band less than or equal to 100 MHz in case of the minimum power consumption(2 mA, 4 V), so that the TFC-LNA 50 is adequately practical.
- FIGS. 10A to 10C are diagrams showing the simulation results of the noise factor (NF), reflection coefficient (S 11 ), and permeability coefficient (S 21 ) of the TFC-LNA 50 of the second embodiment ( FIG. 7 ), respectively.
- NF noise factor
- S 11 reflection coefficient
- S 21 permeability coefficient
- FIGS. 10A to 10C show the respective simulation results of the noise factor (NF), reflection coefficient (S 11 ), and permeability coefficient (S 21 ) of the TFC-LNA 50 of the second embodiment ( FIG. 7 ) when the direct current output from the variable current source 51 as well as the output voltage of the voltage source DCS2 are set to 12 mA and 10 V, respectively, together with each of those characteristics when they are set to 2 mA and 4 V, for a band between 1 MHz and 1 GHz.
- NF noise factor
- S 11 reflection coefficient
- S 21 permeability coefficient
- FIG. 11 is a diagram showing the simulation result of the feedback loop gain for the TFC-LNA 50 of the second embodiment ( FIG. 7 ).
- FIG. 11 is a Bode plot showing a result of measuring the feedback loop gain of the TFC-LNA 50 of the second embodiment ( FIG. 7 ) measured at the base of the transistor 24 through a simulation when the direct current output from the variable current source 51 is set to 2 mA, and a result of the same characteristic when the direct current output from the variable current source 51 as well as the output voltage of the voltage source DCS2 are set to 12 mA and 10 V, respectively, together with the same characteristics when they are set to 2 mA and 4 V, for a band between 0.1 MHz and 10 GHz.
- FIG. 11 is a Bode plot showing a result of measuring the feedback loop gain of the TFC-LNA 50 of the second embodiment ( FIG. 7 ) measured at the base of the transistor 24 through a simulation when the direct current output from the variable current source 51 is set to 2 mA, and a result of the same characteristic when the direct current output from the variable current source 51 as well as the output voltage of the voltage source DCS2 are set to 12 mA
- FIG. 12 is a diagram showing a TFC-LNA 60 according to the third embodiment of the invention.
- the TFC-LNA 60 of this embodiment is equivalent to the TFC-LNA 20 of the first embodiment where the transistor 31, constituting the emitter follower, the transistors 35, 37, and 38, constituting the current mirror, the resistors 36, 40, and the current source 39 are eliminated, and the collector of the transistor 27, i.e., the output node of the cascode amplifier is caused to directly function as the output terminal of the TFC-LNA 60.
- the output terminal of the TFC-LNA 60 is connected to an output load 33 through a coupling capacitor 32, and is further connected to the secondary winding of the transformer 23, which constitutes a first negative feedback path, through the coupling capacitor 34, and to the resistor 44, which constitutes a second negative feedback path, through the coupling capacitor 41.
- the other structural portions of the TFC-LNA 60 are same as those of the TFC-LNA 20 of the first embodiment.
- Eliminating the transistor 31 constituting the emitter follower, the transistors 35, 37, and 38 constituting the current mirror and the direct-current source 39 enables the TFC-LNA 60 to further reduce the power consumption thereof. It is expected that the TFC-LNA 60 has a deteriorated distortion characteristic in comparison with the TFC-LNA 20 in compensation for the reduction of the power consumption, but such a TFC-LNA 60 can be used for an application where a high dynamic range is not required or a low current consumption is required.
- FIG. 13 is a diagram showing a differential TFC-LNA 80 according to the fourth embodiment of the invention.
- the differential TFC-LNA 80 of the embodiment employs a structure such that two TFC-LNAs each having a stable feedback loop gain are embedded, and is a differential amplifier which amplifies a differential input signal, and outputs a differential amplified signal.
- the differential TFC-LNA 80 comprises two symmetrical amplifiers having the common circuit constant.
- the right amplifier of the differential TFC-LNA 80 includes transistors 84, 87, and 91
- the left amplifier includes transistors 114, 117, and 121.
- the right and left amplifiers of the differential TFC-LNA 80 have individual input/output terminals, and a node between a resistor 99 and the primary winding of a transformer 83 serves as the input terminal of the right amplifier, a node between a resistor 129 and the primary winding of a transformer 113 serves as the input terminal of the left amplifier, the emitter of the transistor 91 serves as the output terminal of the right amplifier, and the emitter of the transistor 121 serves as the output terminal of the left amplifier.
- a signal source 71 having an output impedance of 50 ⁇ is connected to the hot side of the primary winding of a balun transformer 72.
- the cold side of the primary winding of the balun transformer 72 is grounded.
- Both ends of the secondary winding of the balun transformer 72 are connected to the right and left input terminals of the differential TFC-LNA 80 through coupling capacitors 81, 82, respectively.
- the balun transformer 72 converts an input signal to a differential signal, and the turn ratio thereof between the primary winding and the secondary winding is, for example, 1:1.
- the other electrode of the capacitor 81 is connected to the hot side of the primary winding of the transformer 83.
- a commercially-available transformer having a turn ratio of, for example, 1:2 is used as the transformer 83.
- the cold side of the transformer 83 is connected to the base of the NPN transistor 84.
- the base of the transistor 84 is connected to the positive electrode of a biasing voltage source 85 through a choke coil 86.
- the collector of the transistor 84 is connected to the emitter of the NPN transistor 87.
- the base of the transistor 87 is connected to the positive electrode of a biasing voltage source 89 through a phase compensation resistor 88.
- the resistor 88 works together with a capacitor 98 to be discussed later, and constitutes a first phase compensation circuit of the fourth embodiment for performing a phase compensation for the right amplifier of the differential TFC-LNA 80.
- the negative electrode of the biasing voltage source 89 is grounded.
- the transistor 84 and the transistor 87 are connected together in a cascode connection manner, and constitute a cascode amplifier having a resistor 90 as a load.
- the collector of the transistor 87 is connected to the one end of the resistor 90.
- a direct-current supply voltage Vd1 is applied to the other end.
- the node between the resistor 90 and the collector of the transistor 87 serves as the output node for outputting an amplified voltage signal of the cascode amplifier, and is connected to the base of the NPN transistor 91, i.e., the input terminal of the emitter follower.
- the transistor 91 and a constant current source 95 constitute an emitter follower, and operate as the output buffer of the right amplifier of the differential TFC-LNA 80.
- the direct-current supply voltage Vd1 is applied to the collector of the transistor 91.
- the emitter of the transistor 91 is connected to one electrode of a coupling capacitor 92.
- the right output terminal of the differential TFC-LNA 80 i.e., the emitter of the transistor 91 is connected to the cold side of the secondary winding of the transformer 83 through a coupling capacitor 94.
- An output voltage signal applied to the secondary winding of the transformer 83 is transmitted to the primary side of the transformer 83 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the first negative feedback path of the differential TFC-LNA 80 of the fourth embodiment.
- the emitter of the transistor 91 is connected to a constant current source 95 for supplying an operating current for the emitter follower.
- the current source 95 may comprise a current mirror circuit.
- the emitter of the transistor 91 is further connected to one electrode of a coupling capacitor 96, one electrode of a phase compensation capacitor 97, and one electrode of the phase compensation capacitor 98.
- the resistor 99 and the coupling capacitor 96 are connected in series between the right output terminal of the differential TFC-LNA 80 and the hot side of the primary winding of the transformer 83, i.e., the right signal input terminal of the differential TFC-LNA 80, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes the second feedback path of the TFC-LNA 80 of the fourth embodiment.
- the capacitor 97 and a resistor 100 constitute the second phase compensation circuit of the fourth embodiment which performs phase compensation for the right amplifier of the differential TFC-LNA 80.
- the other electrode of the capacitor 82 is connected to the hot side of the primary winding of the transformer 113.
- a commercially-available transformer having a turn ratio of, for example, 1:2 is used as the transformer 113.
- the cold side of the primary winding of the transformer 113 is connected to the base of the transistor 114.
- the base of the transistor 114 is further connected to the positive electrode of a biasing voltage source 115 through a choke coil 116.
- the collector of the transistor 114 is connected to the emitter of the NPN transistor 117.
- the base of the transistor 117 is connected to the positive electrode of a biasing voltage source 119 through a resistor 118.
- the resistor 118 works together with a capacitor 128 to be discussed later, and constitute the third phase compensation circuit of the fourth embodiment which performs phase compensation for the left amplifier of the differential TFC-LNA 80.
- the negative electrode of the biasing voltage source 119 is grounded.
- the transistor 114 and the transistor 117 are connected together in a cascode connection manner, and constitute a cascode amplifier having a resistor 120 as a load.
- the collector of the transistor 117 is connected to one end of the resistor 120.
- the direct-current-power-source voltage Vd1 is applied to the other end of the resistor 120.
- the node between the resistor 120 and the collector of the transistor 117 functions as an output node for outputting an amplified voltage signal of the cascode amplifier, and is connected to the base of the NPN transistor 121, i.e., the input terminal of an emitter follower.
- the transistor 121 and a constant current source 125 constitute the emitter follower, and function as the output buffer of the left amplifier of the differential TFC-LNA 80.
- the direct-current-power-source voltage Vd1 is applied to the collector of the transistor 121.
- the emitter of the transistor 121 is connected to one electrode of a capacitor 122.
- the left output terminal of the differential TFC-LNA 80 i.e., the emitter of the transistor 121 is connected to the cold side of the secondary winding of the transformer 113 through a coupling capacitor 124.
- An output voltage signal applied to the secondary winding of the transformer 113 is transmitted to the primary side of the transformer 113 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the third feedback path of the differential TFC-LNA 80 of the fourth embodiment.
- the emitter of the transistor 121 is connected to a constant current source 125 for supplying an operating current for the emitter follower.
- the current source 125 may comprise a current mirror circuit.
- the emitter of the transistor 121 is further connected to one electrode of a coupling capacitor 126, one electrode of a phase compensation capacitor 127, and one electrode of a phase compensation capacitor 128.
- the resistor 129 and the coupling capacitor 126 are connected in series between the left output terminal of the differential TFC-LNA 80 and the hot side of the primary winding of the transformer 113, i.e., the left signal input terminal of the differential TFC-LNA 80, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes the fourth negative feedback path of the differential TFC-LNA 80 of the fourth embodiment.
- the capacitor 127 and a resistor 130 constitute the fourth phase compensation circuit of the fourth embodiment for performing phase compensation for the left amplifier of the TFC-LNA 80.
- the emitters of the transistors 84, 114 are connected to the collector of an NPN transistor 131.
- the base of the transistor 131 is connected to the base and collector of an NPN transistor 132, and the transistors 131, 132 constitute a current mirror circuit.
- the collector of the transistor 132 is connected to a constant current source 133.
- the emitter of the transistor 131 is grounded through a resistor 134.
- the emitter of the transistor 132 is grounded through a resistor 135.
- the collector current of the transistor 131 is so controlled by the constant current source 133 as to be always constant, so that the right and left amplifiers of the differential TFC-LNA 80 operate in association with each other in such a way that their output signals are brought into balance, having an unchanging sum.
- the emitter terminal of the transistor 91 of the one emitter follower and the emitter terminal of the transistor 121 of the other emitter follower serve as a pair of differential output terminals of the differential TFC-LNA 80, and those output terminals are connected to both ends of the primary winding of a balun transformer 140 through the coupling capacitors 92, 122.
- a load 141 of, for example, 5 k ⁇ is connected to the hot side of the secondary winding of the balun transformer 140.
- a single-phase input signal is converted to a differential input signal by the balun transformer 72, and is input to the differential TFC-LNA 80, and a differential amplified output signal of the differential TFC-LNA 80 is converted to a single-phase output signal by the balun transformer 140, and is applied to the load 141.
- the turn ratio of the balun transformer 140 is, for example, 1:1.
- the differential cascode amplifier in general, upper stage transistors of the cascode amplifier, i.e., transistors corresponding to the transistors 87, 117 have respective base terminals grounded in the small-signal sense.
- the base of the transistor 87 is connected to the first phase compensation circuit comprising the capacitor 98 and the resistor 88
- the base of the transistor 117 is connected to the third phase compensation circuit comprising the capacitor 128 and the resistor 118
- the second phase compensation circuit comprising the capacitor 97 and the resistor 100 is connected between the output terminal of the right amplifier of the differential TFC-LNA 80 and the input terminal thereof
- the fourth phase compensation circuit comprising the capacitor 127 and the resistor 130 is connected between the output terminal of the left amplifier of the differential TFC-LNA 80 and the input terminal thereof.
- Those phase compensation circuits stabilize the differential TFC-LNA 80.
- the voltage gain of the differential TFC-LNA 80 is ideally given by the turn ratio N of the transformer 83 and that of the transformer 113.
- the differential TFC-LNA 80 of the fourth embodiment FIG. 13
- commercially-available transformers having a turn ratio of 1:2 are used, so that the voltage gain is about 6 dB.
- the differential input impedance of the differential TFC-LNA 80 is ideally given by the foregoing turn ratio N and the resistance value of the feedback resistors 99, 129, i.e., 2R/(N+1).
- the feedback resistance value R is set to 75 ⁇ in such a way that the differential input impedance becomes 50 ⁇ which is a typical signal-source impedance value.
- FIG. 19 is a diagram showing a TFC-LNA 70 according to the fifth embodiment of the invention.
- the TFC-LNA 70 is one that the primary winding of the transformer 23, connected in series between the base of the input transistor 24 and the signal input terminal of the TFC-LNA 20 of the first embodiment (see, FIG. 1 ), is modified as to be connected in series between the emitter of the input transistor 24 and the ground.
- the hot-side terminal of the primary winding of the feedback transformer 23a is grounded in such a way that the sum of the feedback voltage induced in the primary winding of the feedback transformer 23a and the base-emitter voltage of the input transistor 24a in the TFC-LNA 70, which is equal to the voltage applied to the signal input terminal of the TFC-LNA 70, may coincide with the sum of the equivalent voltages in the TFC-LNA 20.
- the same voltage as in the base-emitter of the input transistor 24 in the TFC-LNA 20 of the first embodiment may be caused in the base-emitter of the input transistor 24a in the TFC-LNA 70 of the fifth embodiment, under an identical operational condition, enabling the TFC-LNA 70 to have the same amplifier characteristics as the TFC-LNA 20, in an ideal case.
- the operating current of the emitter follower in the TFC-LNA 70 of the fifth embodiment is given by a current source 39a, while the equivalent current is provided by a current mirror in the TFC-LNA 20 of the first embodiment.
- the output terminal of the TFC-LNA 70 i.e. the emitter of the transistor 31a, is connected to one end of a feedback resistor 44a, through a coupling capacitor 41a.
- the other end of the resistor 44a is connected to the base of the NPN transistor 24a.
- the base of the transistor 24a is further connected to a signal source 21 a having an output impedance R of 50 ⁇ through a coupling capacitor 22a.
- the signal source 21a, the capacitors 22a, 41a, the current source 39a, and the resistor 44a have the same structures as those of the respective signal source 21, capacitors 22, 41, current source 39, and resistor 44 of the first embodiment.
- the other structural portions of the TFC-LNA 70 are same as those of the TFC-LNA 20 of the first embodiment ( FIG. 1 ).
- the TFC-LNA 70 can perform a stable negative feedback operation.
- the TFC-LNA 70 of the fifth embodiment can realize a high-dynamic-range wideband low noise amplifier.
- the TFC-LNA 70 of the fifth embodiment can reduce the total watt-hour consumption by dynamically changing the operating current and the collector voltage of the emitter follower likewise the TFC-LNA 50 of the second embodiment.
- the present invention is not limited to the foregoing first to fifth embodiments, and can be changed and modified in various forms.
- each transistor comprises a bipolar transistor, but may comprise a MOS transistor, or a combination of a bipolar transistor and a MOS transistor.
- the operating current of the transistor 91 and that of the transistor 121, both constituting an emitter follower, are fixed and supplied from the constant current sources 95, 125, but like the TFC-LNA 50 of the second embodiment, those operating currents may be variable.
- the collector voltage of the transistor 91 and that of the transistor 121 may be variable likewise.
- the output buffer i.e., the emitter follower may be omitted, and the collector of the transistor 87 and that of the transistor 117 may be directly used as differential output terminals.
- the differential TFC-LNA to reduce the power consumption thereof.
Abstract
Description
- The present invention relates to a wideband low noise amplifier (LNA) having a high dynamic range and used as an RF amplifier for wireless communication devices, and as an input amplifier for A/D converters.
- An example of conventional low noise amplifiers is a cascode type amplifier disclosed in Unexamined Japanese Patent Application KOKAI Publication No.
2003-289226 - On the other hand, disclosed in "HF Low Noise Amplifiers with Integrated Transformer Feedback", ISCAS 2002, vol. 2, pp. II-815 to II-818, May, 2002, written by K. van Hartingsveldt, M. H. L. Kouwenhoven, C. J. M. Verhoeven, and A. N. Burghartz is a low noise amplifier circuit having a double-loop negative feedback circuit constituted by a transformer and a resistor. The low noise amplifier circuit having the double-loop negative feedback circuit is a superior circuit which accomplishes a low noise factor, a stable gain, and a good input impedance matching at the same time in a wideband.
- It is possible in principle to realize a low noise amplifier having a high dynamic range and operating with low power consumption by causing a Transformer Feedback Cascode LNA (hereinafter, simply called TFC-LNA), constituted by combining the foregoing cascode type low noise amplifier with the foregoing double-loop negative feedback scheme circuit by a transformer and a resistor, to have a high feedback loop gain. However, acquiring a high feedback loop gain and increasing the cut-off frequency of a feedback loop gain transfer function are in a trade-off relationship. Accordingly, if attempting to maintain a high feedback loop gain at a high frequency band, a sufficient phase compensation cannot be achieved in case of applying a conventional compensation method, and oscillation is easily caused, and such an amplifier does not work as an amplifier itself.
- Example cases where a conventional phase compensation method is applied to prevent oscillation of the TFC-LNA are a dominant pole compensation method (first conventional example) and a Miller compensation method (second conventional example), both of which are generally used phase compensation methods, and explanations will be given of the respective characteristics thereof.
-
FIG. 14 is a circuit diagram showing an example of a TFC-LNA 10A where a dominant pole compensation method is applied (first conventional example). - According to the first conventional example, a 10-V direct-current supply voltage Vd1 is applied from a direct-current voltage source DCS, and a transistor having 8 GHz of a transient frequency is used. A
signal source 1 having 50 Ω of an output impedance is connected to the hot side of a primary winding of atransformer 3 via a direct-current cut-off capacitor 2. A commercially-available transformer whose turn ratio is, for example, 1:2 is used as thetransformer 3. - The cold side of the primary winding of the
transformer 3 is connected to the base of anNPN transistor 4. The base of thetransistor 4 is connected to the positive electrode of abiasing voltage source 5 via achoke coil 6. - The collector of the
transistor 4 is connected to the emitter of anNPN transistor 7. The base of thetransistor 7 is connected to the positive electrode of a biasing direct-current voltage source 8, and is grounded from the standpoint of an alternate current. Thetransistor 4 and thetransistor 7 are connected together in a cascode manner, thereby constituting a cascode amplifier having aresistor 9 as a load. The collector of thetransistor 7 is connected to one end of theresistor 9 which functions as a load for the cascode amplifier. The direct-current supply voltage Vd1 is applied to the other end of theresistor 9. - The node between the
resistor 9 and the collector of thetransistor 7 functions as an output node of the cascode amplifier where an amplified output voltage signal is output, and is connected to the base of anNPN transistor 10, i.e., the input terminal of an emitter follower. Thetransistor 10 and a constantcurrent source 18 constitute the emitter follower, and work as an output buffer of the TFC-LNA 10A. The direct-current supply voltage Vd1 is applied to the collector of thetransistor 10 from a direct-current voltage source DCS. Aphase compensation capacitor 11 is connected between the base of thetransistor 10, i.e., the output node of the cascode amplifier and the positive electrode of the direct-current voltage source DCS, i.e., an alternating current reference potential ground, and theload resistor 9 and thecapacitor 11 give a dominant pole of a feedback loop gain, and function as a low-pass filter for the output of the cascode amplifier. The emitter of thetransistor 10, i.e., the output terminal of the TFC-LNA 10A, is connected to aload 13 of that amplifier via a direct-current cut-off capacitor 12. In the example ofFIG. 14 , theload 13 comprises a resistor of 5 kΩ. - The cold side of the secondary winding of the
transformer 3 is connected to the emitter of thetransistor 10, i.e., the output terminal of the TFC-LNA 10A. The hot side of the secondary winding is connected to the ground. An output voltage signal applied to the secondary winding of thetransformer 3 is transmitted to the primary side of thetransformer 3 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the first negative feedback path of the TFC-LNA 10A. Aresistor 16 and a direct-current cut-off capacitor 17 are connected in series between the emitter of thetransistor 10, i.e., the output terminal of the TFC-LNA 10A, and the hot-side terminal of the primary winding of thetransformer 3, i.e., the signal input terminal of the TFC-LNA 10A, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes a second negative feedback path of the TFC-LNA 10A. The emitter of thetransistor 10 is connected to, for example, a constantcurrent source 18 to supply an operating current of the emitter follower. - According to the first conventional example, the operating current of the emitter follower is set to approximately 12 mA. Because the cascode amplifier with a voltage gain of 200 (46 dB) is used in the TFC-LNA 10A of the first example, the maximum magnitude of its feedback loop gain becomes over 40 dB.
- The voltage gain of the TFC-LNA 10A is theoretically given by the turn ratio N of the
transformer 3, and because the turn ratio of the commercially-available transformer used in the first conventional example is 1:2, the voltage gain of the TFC-LNA 10A of the first conventional example is approximately 6 dB. The commercially-available transformer 3 used in the first conventional example is a transformer having a loss of 1.0 dB or so and a pass band between 3 MHz to 200 MHz. The most appropriate resistance of theresistor 16 which serves as a feedback resistor is theoretically given by an equation (N + 1) R, where R is an input impedance set as a specification of the TFC-LNA 10A and N is a turn ratio of thetransformer 3. According to the first conventional example, the input impedance R is set to 50 Ω which is a general value, and the resistance of theresistor 16 is 150 Ω. - As explained above, the
load resistor 9 and thecapacitor 11 function as to cause a dominant pole in the transfer function of a feedback loop gain, and the effect thereof results in a phase compensation of the TFC-LNA 10A of the first conventional example. Regarding the TFC-LNA 10A of the first conventional example, in a case where a phase compensation is carried out in such a way that the feedback loop gain measured at the base of thetransistor 4 has a phase margin of about 45°, it is necessary for thecapacitor 11 to have a capacitance of greater than or equal to 140 pF. It is difficult to form such a large-capacitance capacitor on an integrated circuit in view of a cost limitation, and such capacitor must be an external part. This causes demerits like increments of a part number and a substrate area, and it is a disadvantage of a dominant pole compensation method. -
FIG. 15 is a diagram showing the feedback loop gain of the TFC-LNA 10A of the first conventional example in Bode plotting, where a result of measuring the feedback loop gain measured at the base of thetransistor 4 in simulation is plotted. - The feedback loop gain of the TFC-LNA 10A of the first conventional example gives the maximum value of about 44 dB around a frequency of 360 kHz, and decreases to 0 dB around a frequency of about 190 MHz. The phase margin is 45°, and the gain margin is about 5 dB. The -3 dB cut-off frequency which indicates a frequency where the feedback loop gain starts decreasing is about 1.1 MHz, and thus it becomes apparent that the band where the TFC-LNA 10A maintains a high dynamic range is merely several MHz or so.
- According to the dominant pole compensation method, a compensation is carried out in such a way that the feedback loop gain decreases at -20 dB/dec as the frequency of an input signal increases. The maximum frequency of the pass band where the commercially-available transformer used in the first conventional example works substantially ideally is about 200 MHz, and at a frequency band higher than this, the deterioration of the phase margin due to the parasitic capacitance or the like of the transistor becomes notable, in addition to the attenuation of the phase margin due to dominant pole.
- Accordingly, if attempting to have a sufficient phase margin through the foregoing method, it is necessary to set the cut-off frequency low to 200 MHz/2 dec ( =100), i.e., less than or equal to 2 MHz in a case where the maximum feedback loop gain is set to a high value greater than or equal to 40 dB like the first conventional example. In this manner, the band where the high feedback loop gain is maintained is limited to a frequency remarkably lower than the transformer-pass-band maximum limit, and the TFC-LNA 10A does not bring out a sufficient performance when used as a high-frequency low noise amplifier. This is another disadvantage when the dominant pole compensation method is used.
-
FIG. 16 is a diagram showing a simulation result of measuring the third order input intercept point characteristic for the TFC-LNA 10A of the first conventional example (FIG. 14 ). - In the simulation of the third order input intercept point (hereinafter, IIP3) of the TFC-LNA 10A of the first conventional example (
FIG. 14 ), two tone signals each having power of -50 dBm are used as inputs at a frequency shifted by ±10 kHz around the measured frequency. The axis of abscissas inFIG. 16 represents a frequency (MHz), and the axis of ordinates thereof represents IIP3 (dBm). - As is apparent from
FIG. 16 , IIP3 deteriorates greater than or equal to 20 dB from the maximum value of 42 dB at 10 MHz. The deterioration of IIP3 is caused in response to the attenuation of the feedback loop gain of the TFC-LNA 10A shown inFIG. 15 . In general, according to a negative feedback amplifier, as the feedback loop gain thereof decreases, the value of IIP3 decreases together. As explained above, according to the TFC-LNA 10A where the dominant pole compensation method is applied, it is difficult to maintain a high feedback loop gain at a high frequency band, so that the circuit of the first conventional example is not suitable for a high-frequency low noise amplifier that a good distortion characteristic, i.e., a high dynamic range is required. - Next, an explanation will be given of an example case where a phase compensation using a Miller compensation method is applied to a TFC-LNA as a second conventional example.
-
FIG. 17 is a circuit diagram showing an example where a phase compensation using a Miller compensation method is applied to a TFC-LNA (second conventional example). - A TFC-
LNA 10B of the second conventional example is a circuit where a Miller compensation method is applied to a TFC-LNA, having the same specifications (direct-current supply voltage Vd1 = 10 V, voltage gain = 6 dB, and input impedance = 50 Ω) as those of the TFC-LNA 10A of the first conventional example, in lieu of a dominant pole compensation method. That is, in the TFC-LNA 10B of the second conventional example, all elements other than aphase compensation capacitor 19, and voltage sources and a current source have common circuit constants to those of the TFC-LNA 10A of the first conventional example, and the same transistor having a transient frequency of 8 GHz is used. - While according to the first conventional example, the
phase compensation capacitor 11 is connected between the output node of the cascode amplifier, i.e., the collector of thetransistor 7, and the alternating current ground, according to the second conventional example, however, thephase compensation capacitor 19 is connected between the output node of the cascode amplifier and the input node of the cascode amplifier, i.e., the base of thetransistor 4. Let us suppose that the capacitance of thephase compensation capacitor 19 is C and the voltage amplification degree of the cascode amplifier is β, then, thephase compensation capacitor 19 connected in a Miller compensation manner functions as to have an approximately same effectiveness as that of a case where a shunt capacitor having a capacitance of (β-1)C is connected to the input node of the cascode amplifier. Accordingly, in general, in the Miller compensation method, it is possible to perform a phase compensation using a capacitor of a smaller capacitance in comparison with the dominant pole compensation method. -
FIG. 18 is a diagram where the feedback loop gain of the TFC-LNA 10B of the second conventional example is indicated in Bode plotting, and where a result of measuring the feedback loop gain measured at the base of thetransistor 4 in simulation is plotted. - As shown in
FIG. 18 , the decrement of the loop gain becomes suddenly gradual from around 550 MHz. This indicates that the TFC-LNA 10B starts operating in such a way that thecapacitor 19 feeds forward a signal around that frequency, i.e., a signal applied to the input node of the cascode amplifier is transmitted to the base of theemitter follower transistor 10 passing through thecapacitor 19. This corresponds to the fact that a zero is formed in the input-output transfer function of the TFC-LNA 10B, due to the presence of an additional signal path from the input to the output through thecapacitor 19. Accordingly, the cross over frequency of the feedback loop gain becomes higher, making it difficult to maintain the phase margin greater than 0°. Furthermore, because the feedback loop gain attenuates at a sharp inclination of about -60 dB/dec between 200 to 500 MHz, the phase attenuation inclination becomes precipitous around this band. - In a case where the capacitance of the
capacitor 19 is increased to a further larger value, and the cut-off frequency of the feedback loop gain is lowered to do phase compensation, thecapacitor 19 starts operating in the feed forward direction at a frequency lower than 550 MHz, and the attenuation inclination of the feedback loop gain becomes gradual, so that the cross point frequency does not sufficiently decreases, resulting in destabilization of the TFC-LNA. In other words, it is difficult to obtain sufficient phase margin by increasing the capacitance of thecapacitor 19 so that the cut-off frequency of the feedback loop gain is lowered enough, because the frequency of the zero in the input-output transfer function caused by thecapacitor 19 is also lowered simultaneously, offsetting the decrease of the cross over frequency of the feedback loop gain. It is possible to prevent the cross over frequency from becoming high by decreasing the feedback loop gain, but the IIP3 characteristic of the amplifier also deteriorates simultaneously due to the reduction of the feedback amount of the amplifier. Because of the foregoing reason, it is difficult to realize a phase compensation for a TFC-LNA having a high dynamic range by the Miller compensation method. - A low noise amplifier (20) according to the first aspect of the invention is characterized by comprising:
- a transformer (23) having a primary winding whose one end is connected to a signal input terminal to which an input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;
- an input-stage transistor (24) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding other than the terminal connected to the signal input terminal;
- an upper-stage transistor (27) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a load device, and the first conduction electrode being connected to the second conduction electrode of the input-stage transistor (24) so that the upper-stage transistor is connected to the input-stage transistor (24) in a cascode connection manner, thereby enhancing an output impedance;
- an amplification-result transmission circuit providing an amplification result of the input signal to an output node;
- a first negative feedback circuit (31, 34) applying an amplification result of the input signal on the output node to the secondary winding;
- a second negative feedback circuit (41, 44) connected between the output node and the signal input terminal;
- a first phase compensation circuit (28, 43) connected to the output node and the control electrode of the upper-stage transistor (27); and
- a second phase compensation circuit (42, 45) connected to the output node and the control electrode of the input-stage transistor (24).
- The amplification-result transmission circuit may have an emitter follower (31, 35) or a source follower connected to the second conduction electrode of the upper-stage transistor (27), and
a signal output from the emitter follower (31, 35) or the source follower may be applied to the output node as an amplification result of the input signal. - The low noise amplifier (20) may further comprise a consumption current adjustment unit which supplies a variable current flowing to the emitter follower (31, 35) or the source follower.
- A differential amplifier (80) according to the second aspect of the invention is characterized by comprising:
- a first transformer (83) having a primary winding whose one end is connected to a first signal input terminal to which a first input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;
- a first input-stage transistor (84) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding of the first transformer other than the terminal connected to the first signal input terminal;
- a first upper-stage transistor (87) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a first load device, and the first conduction electrode being connected to the second conduction electrode of the first input-stage transistor (84) so that the first upper-stage transistor is connected to the first input-stage transistor (84) in a cascode connection manner, thereby enhancing an output impedance;
- a first amplification-result transmission circuit providing an amplification result of the first input signal to a first output node;
- a first negative feedback circuit (91, 94) applying an amplification result of the first input signal on the first output node to the secondary winding of the first transformer (83);
- a second negative feedback circuit (96, 99) connected between the first output node and the first signal input terminal;
- a second transformer (113) having a primary winding whose one end is connected to a second signal input terminal to which a second input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;
- a second input-stage transistor (114) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding of the second transformer (113) other than the terminal connected to the second signal input terminal;
- a second upper-stage transistor (117) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a second load device, and the first conduction electrode being connected to the second conduction electrode of the second input-stage transistor (114) so that the second upper-stage transistor is connected to the second input-stage transistor (114) in a cascode connection manner, thereby enhancing an output impedance;
- a second amplification-result transmission circuit providing an amplification result of the second input signal to a second output node;
- a third negative feedback circuit (121, 124) applying an amplification result of the second input signal on the second output node to the secondary winding of the second transformer (113);
- a fourth negative feedback circuit (126, 129) connected between the second output node and the second signal input terminal;
- a constant current circuit (131, 132, 133) connected to a current path, including the first input-stage transistor (84), the first upper-stage transistor (87) and the first load device, and a current path, including the second input-stage transistor (114), the second upper-stage transistor (117), and the second load device;
- a first phase compensation circuit (88, 98) connected to the first output node and the control electrode of the first upper-stage transistor (87);
- a second phase compensation circuit (97, 100) connected to the first output node and the control electrode of the first input-stage transistor (84);
- a third phase compensation circuit (118, 128) connected to the second output node and the control electrode of the second upper-stage transistor (117); and
- a fourth phase compensation circuit (127, 130) connected to the second output node and the control electrode of the second input-stage transistor (114).
- The first amplification-result transmission circuit may have a first emitter follower (91, 95) or a first source follower connected to the second conduction electrode of the first upper-stage transistor (87), and a signal output from the first emitter follower (91, 95) or the first source follower may be applied to the first output node as an amplification result of the first input signal, and
the second amplification-result transmission circuit may have a second emitter follower (121, 125) or a second source follower connected to the second conduction electrode of the second upper-stage transistor (117), and a signal output from the second emitter follower (121, 125) or the second source follower may be applied to the second output node as an amplification result of the second input signal. - The differential amplifier (80) may further comprise a consumption current adjustment unit which supplies a variable current flowing to the first emitter follower (91, 95) or the first source follower, and a variable current flowing to the second emitter follower (121, 125) or the second source follower.
- A low noise amplifier (70) according to the third aspect of the invention is characterized by comprising:
- a signal input terminal to which an input signal is applied;
- a transformer (23a) having a primary winding whose one end is grounded, and a secondary winding electromagnetically coupled to the primary winding;
- an input-stage transistor (24a) having a control electrode, a first conduction electrode, and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the control electrode being connected to the signal input terminal, and the first conduction electrode being connected to a terminal of the primary winding other than the terminal grounded;
- an upper-stage transistor (27) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a load device, the first conduction electrode being connected to the second conduction electrode of the input-stage transistor (24a) so that the upper-stage transistor is connected to the input-stage transistor (24a) in a cascode connection manner, thereby enhancing an output impedance;
- an amplification-result transmission circuit providing an amplification result of the input signal to an output node;
- a first negative feedback circuit (31a, 34) applying an amplification result of the input signal on the output node to the secondary winding;
- a second negative feedback circuit (41a, 44a) connected between the output node and the control electrode of the input-stage transistor (24a);
- a first phase compensation circuit (28, 43) connected to the output node and the control electrode of the upper-stage transistor (27); and
- a second phase compensation circuit (42, 45) connected to the output node and the control electrode of the input-stage transistor (24a).
- The object and other objects and advantages of the present invention will become more apparent upon reading of the following detailed description and the accompanying drawings in which:
-
FIG. 1 is a circuit diagram showing a TFC-LNA according to the first embodiment of the invention; -
FIG. 2 is a diagram showing a simulation result of the feedback loop gain for the TFC-LNA of the first embodiment; -
FIGS. 3A, 3B and 3C are diagrams showing simulation results of a noise factor (NF), a reflection coefficient (S11), and a permeability coefficient (S21) for the TFC-LNA of the first embodiment; -
FIG. 4 is a diagram showing a simulation result of an IIP3 characteristic for the TFC-LNA of the first embodiment; -
FIG. 5 is a diagram showing a simulation result of an IIP2 characteristic for the TFC-LNA of the first embodiment; -
FIG. 6 is a diagram showing a calculation result of a SFDR characteristic for the TFC-LNA of the first embodiment; -
FIG. 7 is a circuit diagram showing a TFC-LNA according to the second embodiment of the invention; -
FIG. 8 is a diagram showing a simulation result of an IIP3 characteristic for the TFC-LNA of the second embodiment; -
FIG. 9 is a diagram showing a simulation result of an IIP2 characteristic for the TFC-LNA of the second embodiment; -
FIGS. 10A, 10B and 10C are diagrams showing simulation results of a noise factor (NF), a reflection coefficient (S11), and a permeability coefficient (S21) for the TFC-LNA of the second embodiment; -
FIG. 11 is a diagram showing a simulation result of a feedback loop gain for the TFC-LNA of the second embodiment; -
FIG. 12 is a circuit diagram showing a TFC-LNA according to the third embodiment of the invention; -
FIG. 13 is a circuit diagram showing a differential TFC-LNA according to the fourth embodiment of the invention; -
FIG. 14 is a circuit diagram showing an example of a TFC-LNA where a dominant pole compensation method, which is a conventional phase compensation method, is applied; -
FIG. 15 is a diagram showing a feedback loop gain for a TFC-LNA of the first conventional example; -
FIG. 16 is a diagram showing a simulation result of an IIP3 characteristic for the TFC-LNA of the first conventional example; -
FIG. 17 is a circuit diagram showing a TFC-LNA where the Miller compensation method, which is a conventional phase compensation method, is applied; -
FIG. 18 is a diagram showing a feedback loop gain for the TFC-LNA of the second conventional example; and -
FIG. 19 is a circuit diagram showing a TFC-LNA according to the fifth embodiment of the invention. - Embodiments of the invention will be explained in detail with reference to the accompanying drawings.
-
FIG. 1 is a circuit diagram showing a TFC-LNA 20 according to the first embodiment of the invention. - A 10-V direct-current supply voltage Vd1 is applied to the TFC-
LNA 20 from a direct-current voltage source DCS, and transistors each of which has a transient frequency of 8 GHz are used. - A
signal source 21 having an output impedance R of 50 Ω is connected to the hot side of the primary winding of atransformer 23 through acoupling capacitor 22. A commercially-available transformer whose turn ratio is 1:2 is used as thetransformer 23. - The cold side of the primary winding of the
transformer 23 is connected to the base of anNPN transistor 24 which serves as an input-stage transistor of a cascode connection. The base of thetransistor 24 is further connected to the positive electrode of a biasingvoltage source 25 through achoke coil 26. - The collector of the
transistor 24 is connected to the emitter of anNPN transistor 27 which serves as an upper-stage transistor of the cascode connection. The base of thetransistor 27 is connected to the positive electrode of a biasingvoltage source 29 through aphase compensation resistor 28. Theresistor 28 works together with acapacitor 43 to be discussed later, and constitutes a first phase compensation circuit of the first embodiment. The negative electrode of the biasingpower source 29 is grounded. - The
transistor 24 andtransistor 27 are connected together in a cascode connection manner, and constitute a cascode amplifier having aresistor 30 as a load. The collector of thetransistor 27 is connected to one end of theresistor 30 which functions as a load device of the cascode amplifier. The other end of theresistor 30 is connected to the direct-current voltage source DCS, and the direct-current supply voltage Vd1 is applied thereto. - The node between the
resistor 30 and the collector of thetransistor 27 serves as an output node where an amplified output signal of the cascode amplifier is output, and is connected to the base of anNPN transistor 31, i.e., the input terminal of an emitter follower. Thetransistor 31 and a constant current source (transistor 35) constitute the emitter follower, and operate as an output buffer of the TFC-LNA 20. - The collector of the
transistor 31 is connected to the direct-current voltage source DCS. The emitter of thetransistor 31 functions as an output terminal of the TFC-LNA 20, and is connected to aresistor 33 of, for example, 5 kΩ which serves as a load through acoupling capacitor 32. The output terminal of the TFC-LNA 20, i.e., the emitter of thetransistor 31 is connected to the cold side of the secondary winding of thetransformer 23 through acoupling capacitor 34. An output voltage signal applied to the secondary winding of thetransformer 23 is transmitted to the primary side of thetransformer 23 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes a first negative feedback path of the TFC-LNA 20. - The emitter of the
transistor 31 is connected to the collector of anNPN transistor 35, and the emitter of thetransistor 35 is grounded through aresistor 36. The base of thetransistor 35 is connected to the emitter of anNPN transistor 37 and the base of anNPN transistor 38. The collector of thetransistor 37 is connected to the direct-current voltage source DCS, so that the direct-current supply voltage Vd1 is applied thereto from the direct-current voltage source DCS. The base of thetransistor 37 and the collector of thetransistor 38 are connected to a direct-current source 39, and thetransistors - The emitter of the
transistor 38 is grounded through aresistor 40. The same parts are used for thetransistor 35 and thetransistor 38, and, theresistor 36 and theresistor 40, and the current ratio of the current mirror is 1:1. The direct-current source 39 is set as to have a current value of 12 mA, and supplies an operating current for thetransistor 31 which constitutes the emitter follower. - The emitter of the
transistor 31 which serves as the output terminal of the TFC-LNA 20 is further connected to one electrode of acoupling capacitor 41, one electrode of aphase compensation capacitor 42, and one electrode of aphase compensation capacitor 43. - The other electrode of the
capacitor 41 is connected to one end of aresistor 44, and thecapacitor 41 works as a coupling capacitor. The other end of theresistor 44 is connected to a signal input terminal of the TFC-LNA 20, and theresistor 44 functions in such a way that an output signal is shunt-mixed with an input signal. This constitutes a second negative feedback path of the TFC-LNA 20. - The other electrode of the
capacitor 42 is connected to the base of thetransistor 24 through aphase compensation resistor 45. Thecapacitor 42 and theresistor 45 constitute a second phase compensation circuit of the first embodiment. - The other electrode of the
capacitor 43 is connected to thetransistor 27. As explained above, thecapacitor 43 and theresistor 28 constitute the first phase compensation circuit of the first embodiment. - The TFC-
LNA 20 of the first embodiment is a TFC-LNA having the same specifications as those of the first conventional example and the second conventional example (direct-current supply voltage Vd1 = 10 V, voltage gain = 6 dB, and input impedance = 50 Ω), and performing a new phase compensation by the first and second phase compensation circuits. Likewise the TFC-LNA 10A of the first conventional example and the TFC-LNA 10B of the second conventional example, the cascode amplifier of the TFC-LNA 20 of the first embodiment has a voltage amplification degree of about 46 dB, and an operating voltage of 12 mA is applied to the emitter follower. - An explanation will be given of the characteristic of the TFC-
LNA 20 shown inFIG. 1 . - Let us suppose that the
transformer 23 of the TFC-LNA 20 shown inFIG. 1 is an ideal transformer having a turn ratio of 1:2, then the transfer function T(s) of a feedback loop gain measured at the base of thetransistor 24 can be represented by the following equation (1) using a simple model.
wheretransistor 24, gm2 is the transconductance of thetransistor 27, Cb is the parasitic capacitance value between the base and collector of thetransistor 24, Cc is the capacitance value of thecapacitor 43, Rc is the resistance value of theresistor 28, Cp is the capacitance value of thecapacitor 42, Rp is the resistance value of theresistor 45, Rfb is the resistance value of theresistor 44, RL is the resistance value of theresistor 30, and Rs is the output impedance value of thesignal source 21. - In a case where there is no phase compensation by the
resistor 45 and thecapacitor 42, i.e., in a case where gp = 0, the transfer function T(s) of the feedback loop gain becomes a simple quadratic expression, and a zero is generated at a point which is given by s = -1/(Cc·Rc). Another zero of T(s) is present in the right half plane of s, but it does not really affect to a frequency region where the feedback loop gain is greater than or equal to 1. - Near a frequency given by ωz1 = 1/(Cc·Rc), there is a part where the attenuation of a phase is reduced by the effect of the zero, so that the phase margin at a cross over frequency where the feedback loop gain becomes 1 increases, thereby stabilizing the TFC-
LNA 20. - In this manner, it is basically possible to cause the TFC-
LNA 20 to stably operate by using only the first phase compensation circuit, i.e., theresistor 28 and thecapacitor 43 only, without the second phase compensation circuit to be discussed later, but in practice, because the elements and thetransformer 23 used in the TFC-LNA 20 have various parasitic capacitances, parasitic inductances, a sufficient phase margin cannot be held in some cases. Accordingly, in this embodiment, the second phase compensation circuit, i.e., thecapacitor 42 and theresistor 45 are added to further increase the phase margin. - At this time, there is generated a zero near a frequency given by ωz2 = 1/(Cp·Rp), and there is an effect of increasing the phase of the feedback loop gain, so that it becomes possible to further increase the phase margin in comparison with a case where only the first phase compensation circuit, i.e., the
resistor 28 and thecapacitors 43 only are used. -
FIG. 2 is a diagram showing the feedback loop gain of the TFC-LNA 20 of the first embodiment (see,FIG. 1 ) as a Bode plot, and a measuring result of the feedback loop gain measured at the base of thetransistor 24 in simulation is plotted. - The TFC-
LNA 20 of the first embodiment has characteristics such that the maximum absolute value of the feedback loop gain (value at a region where the feedback loop gain becomes almost constant with frequency at a low frequency band) is about 45 dB, the -3 dB cut-off frequency is about 50 MHz, and the cross over frequency where the feedback loop gain becomes 0 dB is about 550 MHz. The phase margin which represents the stability of the TFC-LNA 20 is 45°, and the gain margin is about 13 dB. - In acquiring the foregoing ωz1 from the circuit constant of the first phase compensation circuit of the TFC-
LNA 20 of the first embodiment, it becomes about 130 MHz. Likewise, in acquiring the foregoing ωz2 from the circuit constant of the second phase compensation circuit, it becomes about 710 MHz. - In comparison with the TFC-LNA 10A of the first conventional example (see,
FIG. 14 ) which performs a compensation by a dominant pole compensation method, according to the first embodiment (see,FIG. 1 ), the TFC-LNA 20, which has the same stability as that of the first conventional example, and which can maintain a high feedback loop gain up to a higher frequency, is realized using a phase compensation capacitor which has a small capacity and which can be integrated together. - Next, the working and effectiveness of the embodiment will be explained with simulation results.
-
FIGS. 3A to 3C are diagrams respectively showing simulation results of the noise factor (NF), reflection coefficient (S11) and permeability coefficient (S21) of the TFC-LNA 20 shown inFIG. 1 . - According to the TFC-
LNA 20 of the first embodiment (FIG. 1 ), as shown inFIGS. 3A to 3C , sufficient S11 and NF and stable S21 are acquired around roughly 200 MHz, and it is apparent that the TFC-LNA 20 can operate at a wideband. -
FIG. 4 is a diagram showing a result of simulating a third order input intercept point (IIP3) characteristic of the TFC-LNA 20 of the first embodiment (see,FIG. 1 ), wherein the axis of abscissas represents a frequency (MHz) and the axis of ordinates represents an IIP3 (dBm), respectively. - In the simulation of the IIP3 characteristic of the TFC-
LNA 20 of the first embodiment (FIG. 1 ), two tone signals each having power of -50 dBm at a frequency shifted by ±10 kHz around a measurement frequency are used as input signals. As is shown inFIG. 4 , IIP3 values greater than or equal to +40 dBm are acquired at a band less than or equal to 75 MHz, and IIP3 values greater than or equal to about 19 dBm are acquired at a band less than or equal to 200 MHz, and it becomes apparent that the first embodiment realizes a TFC-LNA which has a low third order distortion characteristic over a wideband. -
FIG. 5 is a diagram showing a result of simulating the second order input intercept point (IIP2) characteristic of the TFC-LNA 20 of the first embodiment (FIG. 1 ), wherein the axis of abscissas represents a frequency (MHz) and the axis of ordinates represents an IIP2 (dBm), respectively. - In the simulation of the IIP2 of the TFC-
LNA 20 of the first embodiment (FIG. 1 ), two tone signals having the same specifications as those of the case of measuring the IIP3 characteristic are used as input signals. As shown inFIG. 5 , IIP2 values greater than or equal to +60 dBm are acquired at a band less than or equal to 60 MHz, and IIP2 values greater than or equal to about +50 dBm are acquired at a band less than or equal to 100 MHz, and it is apparent that the first embodiment realizes a TFC-LNA which has a low second order distortion characteristic over a wideband. -
FIG. 6 is a diagram showing a result of calculating a spurious-free-dynamic-range (hereinafter, "SFDR") characteristic for the TFC-LNA 20 of the first embodiment (FIG. 1 ) using the NF value (see,FIG. 3A ) and the IIP3 value (see,FIG. 4 ). - The SFDR characteristic (
FIG. 6 ) of the TFC-LNA 20 of the first embodiment (FIG. 1 ) is calculated for bands of 1 MHz to 200 MHz while assuming that the bandwidth of a reception signal is 12.5 kHz, and an environmental temperature is 300 K. As shown inFIG. 6 , SFDR values greater than or equal to about 100 dB are acquired at a band less than or equal to 200 MHz, and it is apparent that the first embodiment realizes a TFC-LNA which has a high dynamic range at a wideband. - As explained above, the gain of the TFC-
LNA 20 is decided based on the turn ratio N of thetransformer 23, but the maximum turn ratio of a commercially-available high-frequency wideband transformer is 1:4 or so. Accordingly, if such a transformer is used for realizing the TFC-LNA, the realistic maximum gain of the TFC-LNA 20 is limited to a value less than or equal to 12 dB or so. In considering a case where a high dynamic range is accomplished by a receiver overall, the higher the gain of the TFC-LNA 20 is, the higher the IIP3 required for the mixer of the following stage becomes. - In general, improving the IIP3 characteristic means increasing a power consumption, and, to accomplish a predetermined dynamic range while minimizing a power consumption of the receiver system overall, it is necessary to balance the power consumption of the low noise amplifier and that of the mixer, i.e., the IIP3 values. If the gain of the low noise amplifier is too high, such a balancing in the receiver system is not accomplished at all. This means that the power consumption of the receiver system overall is not optimized, and is not desirable in some cases.
- Accordingly, for the application of the embodiment where a high dynamic range is required, the difficulty that the turn ratio of the
transformer 23 cannot be increased over 1:4 does not become a serious disadvantage in using the TFC-LNA 20. - In a case where the
transformer 23 is one using a core material in practice, the linearity of the amplifier becomes bad in comparison with an ideal case due to the non-linearity, hysteresis, saturation, and the like of the core. This becomes more apparent as a reduction of a P1 dB value representing the distortion characteristic of the amplifier in inputting a large-power signal, rather than the IIP3 value representing the distortion characteristic of the amplifier in inputting a small-power signal. -
FIG. 7 is a circuit diagram showing a TFC-LNA 50 according to the second embodiment of the invention. - In the TFC-
LNA 50 of the embodiment, the direct-current source 39 of the first embodiment is replaced with a variablecurrent source 51, and the collector ofemitter follower transistor 31 is connected to a variable voltage source DCS2 having Vd2 as its output voltage, instead of thevoltage source DCS 1. Every other structural portion remains same as those of the TFC-LNA 20 of the first embodiment. - According to the TFC-
LNA 20 of the first embodiment, an operating current of about 12 mA is applied to the emitter follower which is the output buffer of the TFC-LNA 20 because of the necessity of realizing a high dynamic range. Because the 10-V direct-current supply voltage Vd1 is applied to the TFC-LNA 20, the output buffer consumes power of 120 mW. Such a 120-mW power consumption is small in comparison with the overall power consumption of a fixed radio device, so that it does not become a problem, but in case of general battery-operated devices, it is not negligible from the standpoint of a battery duration. - In a case where a battery-operated receiver having a TFC-LNA with a high dynamic range is operated for a long time, in general, a reception environment dynamically changes due to a movement of a disturbing wave source or the like, so that in a period when the receiver is being operated, there is a period when the signal intensity of a disturbing wave is relatively weak, and sufficient demodulation/reception are possible using a low noise amplifier having a low dynamic range.
- Therefore, it is not necessary to always use a TFC-LNA having a high dynamic range, and it is apparent that sufficient demodulation/reception can be performed successively even if a dynamic range is dynamically increased and decreased in accordance with the reception environment. In general, the dynamic range of a low noise amplifier simply increases with respect to a power consumption thereof, so that by increasing or decreasing the dynamic range of the TFC-LNA dynamically, the total watt-hour consumption can be reduced in operating the receiver, thereby elongating the battery duration in comparison with a case where the receiver is always used with a high dynamic range.
- In case that the power consumption of the TFC-LNA is changed dynamically to achieve an appropriate IIP3 characteristic for each instant, for performing a satisfactory task of reception, it is desirable to keep the frequency characteristic of other small-signal properties thereof, such as an input impedance matching, noise figure, and gain undeteriorated, irrespective of consumed power.
- Because all of those small-signal properties mentioned above depend on the feedback loop gain of the TFC-LNA, they will not be deteriorated, if the power consumption of the TFC-LNA is increased or decreased without affecting the frequency characteristic of the feedback loop gain thereof.
- On the contrary, if the frequency characteristic of the feedback loop gain depends on the consumed power of the TFC-LNA, it will be necessary to be able to change the circuit constant of a compensation circuit proposed herein, by using switches or some other measures that are difficult to implement or are prohibitively costly, to stabilize the TFC-LNA, in accordance with its dynamically changing power consumption.
- In general, the emitter follower constituted by the
transistor 31 changes its distortion characteristic, while leaving its small-signal characteristic almost intact, when the power consumption thereof is varied. Therefore, by changing the power consumption of the emitter follower only while maintaining the current of the cascode amplifier part constituted by thetransistors - To change the power consumption of the emitter follower, increasing or decreasing the power-source voltage (collector voltage) of the
transistor 31 of the emitter follower, and increasing or decreasing the current (collector current of the transistor 35) of a constant current source connected to the emitter of thetransistor 31 can be considered. In the TFC-LNA 50 of the second embodiment, the collector voltage of thetransistor 31 is controlled by the variable voltage source DCS2, while the operating current thereof is controlled by the variablecurrent source 51. Because the distortion characteristic of an emitter follower largely depends on its operating current rather than its collector voltage, it may be allowed to use a fixed voltage source instead of a variable voltage source as DCS2, in some cases. - For implementing the variable voltage source DCS2 and the variable
current source 51, one may use a successively variable type, or a discretely variable type, in accordance with a given design specification. - As the direct current output from the variable
current source 51 of the TFC-LNA 50 as well as the output voltage of the variable voltage source DCS2 are changed to 2 mA and 4 V from 12 mA and 10 V, which are the operating current and the collector voltage value of the emitter follower of the TFC-LNA 20 of the first embodiment respectively, the power consumption of the emitter follower is reduced from 120mW to 8mW, so that a power consumption of 112mW is saved in comparison with the TFC-LNA 20 of the first embodiment. -
FIG. 8 is a diagram showing a result of simulating the IIP3 characteristic of the TFC-LNA 50 of the second embodiment (FIG. 7 ), wherein the axis of abscissas represents a frequency (MHz), and the axis of ordinates represents an IIP3 (dBm), respectively. - In the simulation of the IIP3 characteristic of the TFC-
LNA 50 of the second embodiment (FIG. 7 ), a direct current output from the variablecurrent source 51 is set to 2 mA, while the output voltage of the voltage source DCS2 is set to 4 V, and two tone signals each having power of -50 dBm at a frequency shifted by ±10 kHz around a measured frequency are used as input signals. As shown in the simulation result ofFIG. 8 , IIP3 values greater than or equal to +20 dBm are acquired at a band less than or equal to 100 MHz, and IIP3 values greater than or equal to +10 dBm are acquired at a band less than or equal to 200 MHz. - The low noise amplifier having an IIP3 of +10 dBm or so is normally used in a general receiver system, and the IIP3 characteristic of the TFC-
LNA 50 shown inFIG. 8 is not particularly bad, and is sufficient for a practical receiver. -
FIG. 8 also shows a result of simulating the IIP3 characteristic of the TFC-LNA 50 when the direct current output from the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 is set to 12 mA and 10 V, respectively, together with the IIP3 characteristic when they are set to 2 mA and 4 V, respectively. The TFC-LNA 50 can be set in such a manner as to become an operation state having an arbitrary IIP3 value in a shaded region sandwiched between two IIP3 characteristic curves inFIG. 8 by changing the output current of the variablecurrent source 51 between 2 mA and 12 mA, and the output voltage of the voltage source DCS2 between 4 V and 10 V, in a continuous or stepwise manner. For example, at a point of 10 MHz, the IIP3 of the TFC-LNA 50 can be increased or decreased within a range between +45 dBm and +25 dBm. As will be discussed later, the output current value of the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 hardly affect to the noise factor characteristic of the TFC-LNA 50, and this means that only the maximum limit of the dynamic range of the TFC-LNA 50 can be controlled by the output current of the variablecurrent source 51 and the output voltage of the voltage source DCS2. - In practice, to use the TFC-
LNA 50 effectively in a receiver system and to accomplish a reduction of a power consumption, it is necessary to dynamically set an appropriate dynamic range, i.e., an appropriate output current value of the variablecurrent source 51 as well as an appropriate output voltage of the variable voltage source DCS2 for the TFC-LNA 50 at each instant, in accordance with a dynamically varying reception state. This means that the receiver in which the TFC-LNA 50 is implemented should be equipped with a measure of measuring a state of reception at each instant. In case of a receiver for digitally modulated signals, a state of reception could be defined as a combination of a bit error rate, signal levels at the desired channel, at the first-adjacent channel, and at the second-adjacent channel, all of which may be relatively easily detected by an ordinary receiver. It is possible to estimate a desirable output value to be set to the variablecurrent source 51 as well as the variable voltage source DCS2 in accordance with a specific state of reception, by preparing a table or a function to convert those measured values into the minimum output values for the variablecurrent source 51 and for the variable voltage source DCS2, to achieve satisfactory demodulation with a specified S/N ratio. By repeatedly executing above mentioned measuring-and-fix procedure at certain time interval, the power consumption of the TFC-LNA 50 is always kept at the lowest level without impairing the quality of demodulation, thereby enabling it to work with a lower watt-hour in comparison with an amplifier based on a prior art. -
FIG. 9 is a diagram showing a simulation result of the IIP2 characteristic for the TFC-LNA 50 of the second embodiment (FIG. 7 ), wherein the axis of abscissas represents a frequency (MHz), and the axis of ordinates represents an IIP2 (dBm). - In the simulation of the IIP2 characteristic for the TFC-
LNA 50 of the second embodiment (FIG. 7 ), the direct current output from the variablecurrent source 51 is set to 2 mA, while the output voltage of the voltage source DCS2 is set to 4 V, and two tone signals having the same specifications as those of the case of measuring the IIP3 characteristic.FIG. 9 also shows a result of simulating the IIP2 characteristic of the TFC-LNA 50 when the direct current output from the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 is set to 12 mA and 10 V, respectively, together with the IIP2 characteristic when they are set to 2 mA and 4 V, respectively. As shown inFIG. 9 , when the power consumption of the TFC-LNA 50 is reduced by about 112 mW, the value of the IIP2 characteristic decreases by 10 dBm or so at, for example, a band less than or equal to 100 MHz in comparison with the case of the maximum power consumption(12 mA, 10 V), but the IIP2 characteristic of greater than or equal to +40 dBm is acquired at a band less than or equal to 100 MHz in case of the minimum power consumption(2 mA, 4 V), so that the TFC-LNA 50 is adequately practical. -
FIGS. 10A to 10C are diagrams showing the simulation results of the noise factor (NF), reflection coefficient (S11), and permeability coefficient (S21) of the TFC-LNA 50 of the second embodiment (FIG. 7 ), respectively. -
FIGS. 10A to 10C show the respective simulation results of the noise factor (NF), reflection coefficient (S11), and permeability coefficient (S21) of the TFC-LNA 50 of the second embodiment (FIG. 7 ) when the direct current output from the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 are set to 12 mA and 10 V, respectively, together with each of those characteristics when they are set to 2 mA and 4 V, for a band between 1 MHz and 1 GHz. In observing the respective characteristics shown inFIGS. 10A to 10C , there is almost no effect that the output current of the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 are changed from 12 mA and 10 V, to 2 mA and 4 V, respectively, and it becomes apparent that the operating current and the collector voltage of thetransistor 31 of the emitter follower do not affect the small signal characteristics of the TFC-LNA 50. -
FIG. 11 is a diagram showing the simulation result of the feedback loop gain for the TFC-LNA 50 of the second embodiment (FIG. 7 ). -
FIG. 11 is a Bode plot showing a result of measuring the feedback loop gain of the TFC-LNA 50 of the second embodiment (FIG. 7 ) measured at the base of thetransistor 24 through a simulation when the direct current output from the variablecurrent source 51 is set to 2 mA, and a result of the same characteristic when the direct current output from the variablecurrent source 51 as well as the output voltage of the voltage source DCS2 are set to 12 mA and 10 V, respectively, together with the same characteristics when they are set to 2 mA and 4 V, for a band between 0.1 MHz and 10 GHz. In observing the frequency characteristics of magnitude and phase of the feedback loop-gain, both shown inFIG. 11 , the result for a lower power consumption case (2 mA, 4 V) almost perfectly coincide with the other result for a higher power consumption case (12 mA, 10 V), at a frequency of 1 GHz or under. This indicates that the same level of stability can be maintained by the same phase compensation circuit having a fixed circuit constant even if the dynamic range of the TFC-LNA 50 of the second embodiment is increased or decreased by changing the operating current as well as the collector voltage of thetransistor 31 of the emitter follower. -
FIG. 12 is a diagram showing a TFC-LNA 60 according to the third embodiment of the invention. - The TFC-
LNA 60 of this embodiment is equivalent to the TFC-LNA 20 of the first embodiment where thetransistor 31, constituting the emitter follower, thetransistors resistors current source 39 are eliminated, and the collector of thetransistor 27, i.e., the output node of the cascode amplifier is caused to directly function as the output terminal of the TFC-LNA 60. The output terminal of the TFC-LNA 60 is connected to anoutput load 33 through acoupling capacitor 32, and is further connected to the secondary winding of thetransformer 23, which constitutes a first negative feedback path, through thecoupling capacitor 34, and to theresistor 44, which constitutes a second negative feedback path, through thecoupling capacitor 41. The other structural portions of the TFC-LNA 60 are same as those of the TFC-LNA 20 of the first embodiment. - Eliminating the
transistor 31 constituting the emitter follower, thetransistors current source 39 enables the TFC-LNA 60 to further reduce the power consumption thereof. It is expected that the TFC-LNA 60 has a deteriorated distortion characteristic in comparison with the TFC-LNA 20 in compensation for the reduction of the power consumption, but such a TFC-LNA 60 can be used for an application where a high dynamic range is not required or a low current consumption is required. -
FIG. 13 is a diagram showing a differential TFC-LNA 80 according to the fourth embodiment of the invention. - In the foregoing first to third embodiments, the TFC-
LNAs LNA 80 of the embodiment employs a structure such that two TFC-LNAs each having a stable feedback loop gain are embedded, and is a differential amplifier which amplifies a differential input signal, and outputs a differential amplified signal. The differential TFC-LNA 80 comprises two symmetrical amplifiers having the common circuit constant. InFIG. 13 , the right amplifier of the differential TFC-LNA 80 includestransistors transistors LNA 80 have individual input/output terminals, and a node between aresistor 99 and the primary winding of atransformer 83 serves as the input terminal of the right amplifier, a node between aresistor 129 and the primary winding of atransformer 113 serves as the input terminal of the left amplifier, the emitter of thetransistor 91 serves as the output terminal of the right amplifier, and the emitter of thetransistor 121 serves as the output terminal of the left amplifier. - According to the differential TFC-
LNA 80, a signal source 71 having an output impedance of 50 Ω is connected to the hot side of the primary winding of abalun transformer 72. The cold side of the primary winding of thebalun transformer 72 is grounded. Both ends of the secondary winding of thebalun transformer 72 are connected to the right and left input terminals of the differential TFC-LNA 80 throughcoupling capacitors balun transformer 72 converts an input signal to a differential signal, and the turn ratio thereof between the primary winding and the secondary winding is, for example, 1:1. - The other electrode of the
capacitor 81 is connected to the hot side of the primary winding of thetransformer 83. A commercially-available transformer having a turn ratio of, for example, 1:2 is used as thetransformer 83. - The cold side of the
transformer 83 is connected to the base of theNPN transistor 84. The base of thetransistor 84 is connected to the positive electrode of a biasingvoltage source 85 through achoke coil 86. - The collector of the
transistor 84 is connected to the emitter of theNPN transistor 87. The base of thetransistor 87 is connected to the positive electrode of a biasingvoltage source 89 through aphase compensation resistor 88. Theresistor 88 works together with acapacitor 98 to be discussed later, and constitutes a first phase compensation circuit of the fourth embodiment for performing a phase compensation for the right amplifier of the differential TFC-LNA 80. The negative electrode of the biasingvoltage source 89 is grounded. - The
transistor 84 and thetransistor 87 are connected together in a cascode connection manner, and constitute a cascode amplifier having aresistor 90 as a load. The collector of thetransistor 87 is connected to the one end of theresistor 90. A direct-current supply voltage Vd1 is applied to the other end. - The node between the
resistor 90 and the collector of thetransistor 87 serves as the output node for outputting an amplified voltage signal of the cascode amplifier, and is connected to the base of theNPN transistor 91, i.e., the input terminal of the emitter follower. Thetransistor 91 and a constantcurrent source 95 constitute an emitter follower, and operate as the output buffer of the right amplifier of the differential TFC-LNA 80. The direct-current supply voltage Vd1 is applied to the collector of thetransistor 91. The emitter of thetransistor 91 is connected to one electrode of acoupling capacitor 92. - The right output terminal of the differential TFC-
LNA 80. i.e., the emitter of thetransistor 91 is connected to the cold side of the secondary winding of thetransformer 83 through acoupling capacitor 94. An output voltage signal applied to the secondary winding of thetransformer 83 is transmitted to the primary side of thetransformer 83 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the first negative feedback path of the differential TFC-LNA 80 of the fourth embodiment. The emitter of thetransistor 91 is connected to a constantcurrent source 95 for supplying an operating current for the emitter follower. Thecurrent source 95 may comprise a current mirror circuit. - The emitter of the
transistor 91 is further connected to one electrode of acoupling capacitor 96, one electrode of aphase compensation capacitor 97, and one electrode of thephase compensation capacitor 98. - The
resistor 99 and thecoupling capacitor 96 are connected in series between the right output terminal of the differential TFC-LNA 80 and the hot side of the primary winding of thetransformer 83, i.e., the right signal input terminal of the differential TFC-LNA 80, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes the second feedback path of the TFC-LNA 80 of the fourth embodiment. - The
capacitor 97 and aresistor 100 constitute the second phase compensation circuit of the fourth embodiment which performs phase compensation for the right amplifier of the differential TFC-LNA 80. - On the other hand, the other electrode of the
capacitor 82 is connected to the hot side of the primary winding of thetransformer 113. A commercially-available transformer having a turn ratio of, for example, 1:2 is used as thetransformer 113. - The cold side of the primary winding of the
transformer 113 is connected to the base of thetransistor 114. The base of thetransistor 114 is further connected to the positive electrode of a biasingvoltage source 115 through a choke coil 116. - The collector of the
transistor 114 is connected to the emitter of theNPN transistor 117. The base of thetransistor 117 is connected to the positive electrode of a biasingvoltage source 119 through aresistor 118. Theresistor 118 works together with acapacitor 128 to be discussed later, and constitute the third phase compensation circuit of the fourth embodiment which performs phase compensation for the left amplifier of the differential TFC-LNA 80. The negative electrode of the biasingvoltage source 119 is grounded. - The
transistor 114 and thetransistor 117 are connected together in a cascode connection manner, and constitute a cascode amplifier having aresistor 120 as a load. The collector of thetransistor 117 is connected to one end of theresistor 120. The direct-current-power-source voltage Vd1 is applied to the other end of theresistor 120. - The node between the
resistor 120 and the collector of thetransistor 117 functions as an output node for outputting an amplified voltage signal of the cascode amplifier, and is connected to the base of theNPN transistor 121, i.e., the input terminal of an emitter follower. Thetransistor 121 and a constantcurrent source 125 constitute the emitter follower, and function as the output buffer of the left amplifier of the differential TFC-LNA 80. The direct-current-power-source voltage Vd1 is applied to the collector of thetransistor 121. The emitter of thetransistor 121 is connected to one electrode of acapacitor 122. - The left output terminal of the differential TFC-
LNA 80, i.e., the emitter of thetransistor 121 is connected to the cold side of the secondary winding of thetransformer 113 through acoupling capacitor 124. An output voltage signal applied to the secondary winding of thetransformer 113 is transmitted to the primary side of thetransformer 113 by electromagnetic coupling, and is series-mixed with an input signal. This constitutes the third feedback path of the differential TFC-LNA 80 of the fourth embodiment. - The emitter of the
transistor 121 is connected to a constantcurrent source 125 for supplying an operating current for the emitter follower. Thecurrent source 125 may comprise a current mirror circuit. - The emitter of the
transistor 121 is further connected to one electrode of acoupling capacitor 126, one electrode of aphase compensation capacitor 127, and one electrode of aphase compensation capacitor 128. - The
resistor 129 and thecoupling capacitor 126 are connected in series between the left output terminal of the differential TFC-LNA 80 and the hot side of the primary winding of thetransformer 113, i.e., the left signal input terminal of the differential TFC-LNA 80, and function in such a way that an output signal is shunt-mixed with an input signal. This constitutes the fourth negative feedback path of the differential TFC-LNA 80 of the fourth embodiment. - The
capacitor 127 and aresistor 130 constitute the fourth phase compensation circuit of the fourth embodiment for performing phase compensation for the left amplifier of the TFC-LNA 80. - The emitters of the
transistors NPN transistor 131. The base of thetransistor 131 is connected to the base and collector of anNPN transistor 132, and thetransistors - The collector of the
transistor 132 is connected to a constantcurrent source 133. The emitter of thetransistor 131 is grounded through aresistor 134. The emitter of thetransistor 132 is grounded through aresistor 135. The collector current of thetransistor 131 is so controlled by the constantcurrent source 133 as to be always constant, so that the right and left amplifiers of the differential TFC-LNA 80 operate in association with each other in such a way that their output signals are brought into balance, having an unchanging sum. - The emitter terminal of the
transistor 91 of the one emitter follower and the emitter terminal of thetransistor 121 of the other emitter follower serve as a pair of differential output terminals of the differential TFC-LNA 80, and those output terminals are connected to both ends of the primary winding of abalun transformer 140 through thecoupling capacitors load 141 of, for example, 5 kΩ is connected to the hot side of the secondary winding of thebalun transformer 140. - According to the fourth embodiment, a single-phase input signal is converted to a differential input signal by the
balun transformer 72, and is input to the differential TFC-LNA 80, and a differential amplified output signal of the differential TFC-LNA 80 is converted to a single-phase output signal by thebalun transformer 140, and is applied to theload 141. The turn ratio of thebalun transformer 140 is, for example, 1:1. - According to the differential cascode amplifier, in general, upper stage transistors of the cascode amplifier, i.e., transistors corresponding to the
transistors LNA 80 of the fourth embodiment, the base of thetransistor 87 is connected to the first phase compensation circuit comprising thecapacitor 98 and theresistor 88, and the base of thetransistor 117 is connected to the third phase compensation circuit comprising thecapacitor 128 and theresistor 118, and further, the second phase compensation circuit comprising thecapacitor 97 and theresistor 100 is connected between the output terminal of the right amplifier of the differential TFC-LNA 80 and the input terminal thereof, and the fourth phase compensation circuit comprising thecapacitor 127 and theresistor 130 is connected between the output terminal of the left amplifier of the differential TFC-LNA 80 and the input terminal thereof. Those phase compensation circuits stabilize the differential TFC-LNA 80. - The voltage gain of the differential TFC-
LNA 80 is ideally given by the turn ratio N of thetransformer 83 and that of thetransformer 113. According to the differential TFC-LNA 80 of the fourth embodiment (FIG. 13 ), commercially-available transformers having a turn ratio of 1:2 are used, so that the voltage gain is about 6 dB. The differential input impedance of the differential TFC-LNA 80 is ideally given by the foregoing turn ratio N and the resistance value of thefeedback resistors - According to the differential TFC-
LNA 80 of the fourth embodiment (FIG. 13 ), the feedback resistance value R is set to 75 Ω in such a way that the differential input impedance becomes 50 Ω which is a typical signal-source impedance value. -
FIG. 19 is a diagram showing a TFC-LNA 70 according to the fifth embodiment of the invention. - The TFC-
LNA 70 is one that the primary winding of thetransformer 23, connected in series between the base of theinput transistor 24 and the signal input terminal of the TFC-LNA 20 of the first embodiment (see,FIG. 1 ), is modified as to be connected in series between the emitter of theinput transistor 24 and the ground. The hot-side terminal of the primary winding of thefeedback transformer 23a is grounded in such a way that the sum of the feedback voltage induced in the primary winding of thefeedback transformer 23a and the base-emitter voltage of theinput transistor 24a in the TFC-LNA 70, which is equal to the voltage applied to the signal input terminal of the TFC-LNA 70, may coincide with the sum of the equivalent voltages in the TFC-LNA 20. Consequently the same voltage as in the base-emitter of theinput transistor 24 in the TFC-LNA 20 of the first embodiment, may be caused in the base-emitter of theinput transistor 24a in the TFC-LNA 70 of the fifth embodiment, under an identical operational condition, enabling the TFC-LNA 70 to have the same amplifier characteristics as the TFC-LNA 20, in an ideal case. - For brevity, the operating current of the emitter follower in the TFC-
LNA 70 of the fifth embodiment is given by acurrent source 39a, while the equivalent current is provided by a current mirror in the TFC-LNA 20 of the first embodiment. - The output terminal of the TFC-
LNA 70, i.e. the emitter of thetransistor 31a, is connected to one end of afeedback resistor 44a, through acoupling capacitor 41a. The other end of theresistor 44a is connected to the base of theNPN transistor 24a. The base of thetransistor 24a is further connected to asignal source 21 a having an output impedance R of 50 Ω through acoupling capacitor 22a. - Note that the
signal source 21a, thecapacitors current source 39a, and theresistor 44a have the same structures as those of therespective signal source 21,capacitors current source 39, andresistor 44 of the first embodiment. - The other structural portions of the TFC-
LNA 70 are same as those of the TFC-LNA 20 of the first embodiment (FIG. 1 ). - Like the first embodiment, by disposing phase compensation circuits each comprising a resistor and a capacitor between the output terminal of the emitter follower and the base of the upper-stage transistor, and between the output terminal of the emitter follower and the base of the input transistor, the TFC-
LNA 70 can perform a stable negative feedback operation. Like the TFC-LNA 20 of the first embodiment, the TFC-LNA 70 of the fifth embodiment can realize a high-dynamic-range wideband low noise amplifier. Furthermore, the TFC-LNA 70 of the fifth embodiment can reduce the total watt-hour consumption by dynamically changing the operating current and the collector voltage of the emitter follower likewise the TFC-LNA 50 of the second embodiment. - The present invention is not limited to the foregoing first to fifth embodiments, and can be changed and modified in various forms.
- For example, according to the first to fifth embodiments, each transistor comprises a bipolar transistor, but may comprise a MOS transistor, or a combination of a bipolar transistor and a MOS transistor.
- According to the differential TFC-
LNA 80 of the fourth embodiment, the operating current of thetransistor 91 and that of thetransistor 121, both constituting an emitter follower, are fixed and supplied from the constantcurrent sources LNA 50 of the second embodiment, those operating currents may be variable. The collector voltage of thetransistor 91 and that of thetransistor 121 may be variable likewise. - Like the TFC-
LNA 60 of the third embodiment, the output buffer, i.e., the emitter follower may be omitted, and the collector of thetransistor 87 and that of thetransistor 117 may be directly used as differential output terminals. Such a modification enables the differential TFC-LNA to reduce the power consumption thereof. - Various embodiments and changes may be made thereunto without departing from the broad spirit and scope of the invention. The above-described embodiments are intended to illustrate the present invention, not to limit the scope of the present invention. The scope of the present invention is shown by the attached claims rather than the embodiments. Various modifications made within the meaning of an equivalent of the claims of the invention and within the claims are to be regarded to be in the scope of the present invention.
- This application is based on Japanese Patent Application No.
2007-284566 filed on October 31, 2007
Claims (7)
- A low noise amplifier (20) characterized by comprising:a transformer (23) having a primary winding whose one end is connected to a signal input terminal to which an input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;an input-stage transistor (24) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding other than the terminal connected to the signal input terminal;an upper-stage transistor (27) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a load device, and the first conduction electrode being connected to the second conduction electrode of the input-stage transistor (24) so that the upper-stage transistor is connected to the input-stage transistor (24) in a cascode connection manner, thereby enhancing an output impedance;an amplification-result transmission circuit providing an amplification result of the input signal to an output node;a first negative feedback circuit (31, 34) applying an amplification result of the input signal on the output node to the secondary winding;a second negative feedback circuit (41, 44) connected between the output node and the signal input terminal;a first phase compensation circuit (28, 43) connected to the output node and the control electrode of the upper-stage transistor (27); anda second phase compensation circuit (42, 45) connected to the output node and the control electrode of the input-stage transistor (24).
- The low noise amplifier (20) according to claim 1, characterized in that
the amplification-result transmission circuit has an emitter follower (31, 35) or a source follower connected to the second conduction electrode of the upper-stage transistor (27), and
a signal output from the emitter follower (31, 35) or the source follower is applied to the output node as an amplification result of the input signal. - The low noise amplifier (20) according to claim 2, characterized by further comprising a consumption current adjustment unit which supplies a variable current flowing to the emitter follower (31, 35) or the source follower.
- A differential amplifier (80) characterized by comprising:a first transformer (83) having a primary winding whose one end is connected to a first signal input terminal to which a first input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;a first input-stage transistor (84) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding of the first transformer other than the terminal connected to the first signal input terminal;a first upper-stage transistor (87) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a first load device, and the first conduction electrode being connected to the second conduction electrode of the first input-stage transistor (84) so that the first upper-stage transistor is connected to the first input-stage transistor (84) in a cascode connection manner, thereby enhancing an output impedance;a first amplification-result transmission circuit providing an amplification result of the first input signal to a first output node;a first negative feedback circuit (91, 94) applying an amplification result of the first input signal on the first output node to the secondary winding of the first transformer (83);a second negative feedback circuit (96, 99) connected between the first output node and the first signal input terminal;a second transformer (113) having a primary winding whose one end is connected to a second signal input terminal to which a second input signal is applied, and a secondary winding electromagnetically coupled to the primary winding;a second input-stage transistor (114) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, and the control electrode being connected to a terminal of the primary winding of the second transformer (113) other than the terminal connected to the second signal input terminal;a second upper-stage transistor (117) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a second load device, and the first conduction electrode being connected to the second conduction electrode of the second input-stage transistor (114) so that the second upper-stage transistor is connected to the second input-stage transistor (114) in a cascode connection manner, thereby enhancing an output impedance;a second amplification-result transmission circuit providing an amplification result of the second input signal to a second output node;a third negative feedback circuit (121, 124) applying an amplification result of the second input signal on the second output node to the secondary winding of the second transformer (113);a fourth negative feedback circuit (126, 129) connected between the second output node and the second signal input terminal;a constant current circuit (131, 132, 133) connected to a current path, including the first input-stage transistor (84), the first upper-stage transistor (87) and the first load device, and a current path, including the second input-stage transistor (114), the second upper-stage transistor (117), and the second load device;a first phase compensation circuit (88, 98) connected to the first output node and the control electrode of the first upper-stage transistor (87);a second phase compensation circuit (97, 100) connected to the first output node and the control electrode of the first input-stage transistor (84);a third phase compensation circuit (118, 128) connected to the second output node and the control electrode of the second upper-stage transistor (117); anda fourth phase compensation circuit (127, 130) connected to the second output node and the control electrode of the second input-stage transistor (114).
- The differential amplifier (80) according to claim 4, characterized in that
the first amplification-result transmission circuit has a first emitter follower (91, 95) or a first source follower connected to the second conduction electrode of the first upper-stage transistor (87), and a signal output from the first emitter follower (91, 95) or the first source follower is applied to the first output node as an amplification result of the first input signal, and
the second amplification-result transmission circuit has a second emitter follower (121, 125) or a second source follower connected to the second conduction electrode of the second upper-stage transistor (117), and a signal output from the second emitter follower (121, 125) or the second source follower is applied to the second output node as an amplification result of the second input signal. - The differential amplifier (80) according to claim 5, characterized by further comprising a consumption current adjustment unit which supplies a variable current flowing to the first emitter follower (91, 95) or the first source follower, and a variable current flowing to the second emitter follower (121, 125) or the second source follower.
- A low noise amplifier (70) characterized by comprising:a signal input terminal to which an input signal is applied;a transformer (23a) having a primary winding whose one end is grounded, and a secondary winding electromagnetically coupled to the primary winding;an input-stage transistor (24a) having a control electrode, a first conduction electrode, and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the control electrode being connected to the signal input terminal, and the first conduction electrode being connected to a terminal of the primary winding other than the terminal grounded;an upper-stage transistor (27) having a control electrode, a first conduction electrode and a second conduction electrode, the first and second conduction electrodes changing a conduction state by the control electrode, the second conduction electrode being connected to a load device, the first conduction electrode being connected to the second conduction electrode of the input-stage transistor (24a) so that the upper-stage transistor is connected to the input-stage transistor (24a) in a cascode connection manner, thereby enhancing an output impedance;an amplification-result transmission circuit providing an amplification result of the input signal to an output node;a first negative feedback circuit (31a, 34) applying an amplification result of the input signal on the output node to the secondary winding;a second negative feedback circuit (41 a, 44a) connected between the output node and the control electrode of the input-stage transistor (24a);a first phase compensation circuit (28, 43) connected to the output node and the control electrode of the upper-stage transistor (27); anda second phase compensation circuit (42, 45) connected to the output node and the control electrode of the input-stage transistor (24a).
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007284566A JP4998211B2 (en) | 2007-10-31 | 2007-10-31 | Low noise amplifier and differential amplifier |
Publications (3)
Publication Number | Publication Date |
---|---|
EP2056448A2 true EP2056448A2 (en) | 2009-05-06 |
EP2056448A3 EP2056448A3 (en) | 2010-02-24 |
EP2056448B1 EP2056448B1 (en) | 2011-12-14 |
Family
ID=40050368
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP08018346A Not-in-force EP2056448B1 (en) | 2007-10-31 | 2008-10-20 | Low noise amplifier and differential amplifier |
Country Status (4)
Country | Link |
---|---|
US (1) | US7633344B2 (en) |
EP (1) | EP2056448B1 (en) |
JP (1) | JP4998211B2 (en) |
AT (1) | ATE537603T1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
RU2488952C1 (en) * | 2012-01-10 | 2013-07-27 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Южно-Российский государственный университет экономики и сервиса" (ФГБОУ ВПО "ЮРГУЭС") | Selective amplifier |
CN103457545A (en) * | 2013-09-11 | 2013-12-18 | 东华理工大学 | Ultralow noise analogue amplifier for three-dimensional resistivity acquisition system |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4803189B2 (en) * | 2008-01-31 | 2011-10-26 | アイコム株式会社 | Differential amplifier |
JP5109874B2 (en) * | 2008-08-28 | 2012-12-26 | アイコム株式会社 | Low noise amplifier |
TWI404329B (en) * | 2009-06-11 | 2013-08-01 | Nat Univ Tsing Hua | Broadband high output current output stage |
JP5137141B2 (en) * | 2009-07-24 | 2013-02-06 | 日本電信電話株式会社 | Transimpedance amplifier |
KR20120061155A (en) | 2010-11-01 | 2012-06-13 | 한국전자통신연구원 | Feedback Amplifier |
EP2466746B1 (en) * | 2010-12-16 | 2013-09-18 | TELEFONAKTIEBOLAGET LM ERICSSON (publ) | Low noise amplifier |
JP5704051B2 (en) * | 2011-02-24 | 2015-04-22 | 富士通株式会社 | Amplifier circuit |
US8362813B2 (en) | 2011-03-24 | 2013-01-29 | Pericom Semiconductor Corp. | Re-driver with pre-emphasis injected through a transformer and tuned by an L-C tank |
KR101094397B1 (en) | 2011-05-27 | 2011-12-15 | (주)다빛다인 | Amplification circuit and digital microphone using the same |
CN103259553A (en) * | 2012-02-17 | 2013-08-21 | Imec公司 | A front-end system for radio devices |
JP5700722B2 (en) * | 2013-08-23 | 2015-04-15 | 日本電信電話株式会社 | Frequency converter |
JP6416020B2 (en) | 2015-03-09 | 2018-10-31 | 株式会社東芝 | Active load circuit and semiconductor integrated circuit |
US9831832B2 (en) * | 2015-04-30 | 2017-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low noise amplifier having transformer feedback and method of using the same |
US9531086B1 (en) | 2016-01-06 | 2016-12-27 | International Business Machines Corporation | Dynamic phased array tapering without phase recalibration |
US9912301B2 (en) * | 2016-04-12 | 2018-03-06 | City University Of Hong Kong | Facilitation of increased bandwidth for a low noise amplifier |
US10038413B2 (en) * | 2016-12-13 | 2018-07-31 | Globalfoundries Inc. | Fully depleted silicon on insulator power amplifier |
CN111245373B (en) * | 2020-01-16 | 2022-10-28 | 中国科学技术大学 | Ultra-wideband low-noise amplifier adopting partial active negative feedback technology and positive feedback technology |
CN113242020A (en) * | 2021-04-26 | 2021-08-10 | 北京智联安科技有限公司 | Broadband matching low-noise amplifier |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003289226A (en) | 2002-03-28 | 2003-10-10 | Matsushita Electric Ind Co Ltd | Amplifier and frequency converter |
JP2007284566A (en) | 2006-04-17 | 2007-11-01 | Sharp Corp | Silicon based blue light emitting material and its manufacturing method |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS517009B1 (en) * | 1969-11-26 | 1976-03-04 | ||
JPS5347754A (en) * | 1976-10-13 | 1978-04-28 | Matsushita Electric Ind Co Ltd | Amplifier |
JPS53119846U (en) * | 1977-03-02 | 1978-09-22 | ||
JPS5739605A (en) * | 1980-08-21 | 1982-03-04 | Toshiba Corp | Preamplifier |
JPS6485407A (en) * | 1987-09-28 | 1989-03-30 | Mitsubishi Electric Corp | Semiconductor device |
JPH04154310A (en) * | 1990-10-18 | 1992-05-27 | Nec Corp | Transistor amplifier |
US6011438A (en) * | 1997-11-27 | 2000-01-04 | Nec Corporation | Push-pull wideband semiconductor amplifier |
JP2002043866A (en) * | 2000-07-27 | 2002-02-08 | Sanyo Electric Co Ltd | Wideband amplifier circuit |
US6542037B2 (en) * | 2001-08-09 | 2003-04-01 | Tyco Electronics Corp. | Low distortion broadband amplifier using GaAs pHEMT devices |
US7095994B1 (en) * | 2002-11-27 | 2006-08-22 | Lucent Technologies Inc. | Method and apparatus for dynamic biasing of baseband circuitry in a communication system receiver |
JP3885073B2 (en) * | 2004-07-30 | 2007-02-21 | 日本テキサス・インスツルメンツ株式会社 | Buffer circuit |
JP4507754B2 (en) * | 2004-08-10 | 2010-07-21 | ソニー株式会社 | Current-voltage conversion circuit and photodetection circuit |
JP2006303668A (en) * | 2005-04-18 | 2006-11-02 | Matsushita Electric Ind Co Ltd | Output impedance variable circuit |
US7224225B2 (en) * | 2005-04-26 | 2007-05-29 | Intel Corporation | Differential inductor based low noise amplifier |
US7256646B2 (en) * | 2005-06-21 | 2007-08-14 | Seiko Epson Corporation | Neutralization techniques for differential low noise amplifiers |
JP4935003B2 (en) * | 2005-06-30 | 2012-05-23 | アイコム株式会社 | Variable gain amplifier and differential amplifier |
JP2007214748A (en) * | 2006-02-08 | 2007-08-23 | Alps Electric Co Ltd | Broadband amplifier circuit |
JP4662888B2 (en) * | 2006-05-31 | 2011-03-30 | アイコム株式会社 | Variable gain amplifier and differential amplifier |
-
2007
- 2007-10-31 JP JP2007284566A patent/JP4998211B2/en not_active Expired - Fee Related
-
2008
- 2008-07-31 US US12/183,857 patent/US7633344B2/en not_active Expired - Fee Related
- 2008-10-20 EP EP08018346A patent/EP2056448B1/en not_active Not-in-force
- 2008-10-20 AT AT08018346T patent/ATE537603T1/en active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003289226A (en) | 2002-03-28 | 2003-10-10 | Matsushita Electric Ind Co Ltd | Amplifier and frequency converter |
JP2007284566A (en) | 2006-04-17 | 2007-11-01 | Sharp Corp | Silicon based blue light emitting material and its manufacturing method |
Non-Patent Citations (1)
Title |
---|
K. VAN HARTINGSVELDT ET AL.: "HF Low Noise Amplifiers with Integrated Transformer Feedback", ISCAS 2002, vol. 2, May 2002 (2002-05-01), pages II-815 - II-818 |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
RU2488952C1 (en) * | 2012-01-10 | 2013-07-27 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Южно-Российский государственный университет экономики и сервиса" (ФГБОУ ВПО "ЮРГУЭС") | Selective amplifier |
CN103457545A (en) * | 2013-09-11 | 2013-12-18 | 东华理工大学 | Ultralow noise analogue amplifier for three-dimensional resistivity acquisition system |
CN103457545B (en) * | 2013-09-11 | 2016-05-04 | 东华理工大学 | The ultra-low noise analogue amplifier of 3 D resistivity acquisition system |
Also Published As
Publication number | Publication date |
---|---|
ATE537603T1 (en) | 2011-12-15 |
JP4998211B2 (en) | 2012-08-15 |
EP2056448A3 (en) | 2010-02-24 |
EP2056448B1 (en) | 2011-12-14 |
US7633344B2 (en) | 2009-12-15 |
JP2009111933A (en) | 2009-05-21 |
US20090108937A1 (en) | 2009-04-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP2056448B1 (en) | Low noise amplifier and differential amplifier | |
US7843272B2 (en) | Low noise amplifier | |
US6333677B1 (en) | Linear power amplifier bias circuit | |
US6392492B1 (en) | High linearity cascode low noise amplifier | |
CN102497167B (en) | Radio-frequency ultra-wideband low-noise amplifier based on inductance compensation | |
CN101515784B (en) | Amplifier, attenuating module and method for attenuating radio frequency signal | |
US8004363B2 (en) | Wideband low-noise amplifier | |
KR100427878B1 (en) | Amplifier circuit | |
US20110001564A1 (en) | Variable gain amplifier | |
AU2007202687A1 (en) | Ultra-wide band differential input/output, high frequency active splitter in an integrated circuit | |
US6529080B1 (en) | TOI and power compression bias network | |
US7605655B2 (en) | Highly linear differential amplifier with a novel resistive source degeneration network | |
CN1714505B (en) | Method, system and device for providing linear decibel gain control in radio frequency driver amplifier | |
JP4935003B2 (en) | Variable gain amplifier and differential amplifier | |
Shi et al. | A 0.1-3.4 GHz LNA with multiple feedback and current-reuse technique based on 0.13-μm SOI CMOS | |
EP2016675B1 (en) | Cmos temperature compensated transmitter circuit with merged mixer and variable gain amplifier | |
JP4704293B2 (en) | Bias circuit, amplifier, and portable terminal | |
WO2014083876A1 (en) | Power amplification circuit and power amplification module | |
US6489847B1 (en) | Low distoration driving amplifier for integrated filters | |
JP2000357927A (en) | Linearizer | |
EP2045913A1 (en) | Low noise amplifier and N-mode gain control circuit therefor | |
Sjoland et al. | A 100-MHz CMOS wide-band IF amplifier | |
US20230402980A1 (en) | Differential buffer circuit | |
US20240022218A1 (en) | Analog amplitude pre-distortion circuit and method | |
CN213783258U (en) | Radio frequency power amplifying circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20081020 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA MK RS |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR |
|
AX | Request for extension of the european patent |
Extension state: AL BA MK RS |
|
AKX | Designation fees paid |
Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR |
|
17Q | First examination report despatched |
Effective date: 20101011 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H03F 3/45 20060101ALI20110330BHEP Ipc: H03F 3/19 20060101ALI20110330BHEP Ipc: H03F 1/26 20060101ALI20110330BHEP Ipc: H03F 3/50 20060101ALI20110330BHEP Ipc: H03F 1/34 20060101ALI20110330BHEP Ipc: H03F 1/22 20060101AFI20110330BHEP |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MT NL NO PL PT RO SE SI SK TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602008011914 Country of ref document: DE Effective date: 20120308 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: VDEP Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120314 |
|
LTIE | Lt: invalidation of european patent or patent extension |
Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120315 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120314 Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120414 Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120416 |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 537603 Country of ref document: AT Kind code of ref document: T Effective date: 20111214 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
26N | No opposition filed |
Effective date: 20120917 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602008011914 Country of ref document: DE Effective date: 20120917 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20120325 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121031 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: MM4A |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121031 Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121020 Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121031 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: TR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20111214 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121020 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20081020 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 9 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 10 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 11 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20200914 Year of fee payment: 13 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20201007 Year of fee payment: 13 Ref country code: DE Payment date: 20201006 Year of fee payment: 13 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 602008011914 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20211020 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211020 Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20220503 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211031 |