EP1965608A1 - Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal - Google Patents

Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal Download PDF

Info

Publication number
EP1965608A1
EP1965608A1 EP07004071A EP07004071A EP1965608A1 EP 1965608 A1 EP1965608 A1 EP 1965608A1 EP 07004071 A EP07004071 A EP 07004071A EP 07004071 A EP07004071 A EP 07004071A EP 1965608 A1 EP1965608 A1 EP 1965608A1
Authority
EP
European Patent Office
Prior art keywords
signal
latch
input data
clock signal
control circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP07004071A
Other languages
German (de)
French (fr)
Other versions
EP1965608B1 (en
Inventor
Guan-Ting Lu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Silicon Touch Tech Inc
Original Assignee
Silicon Touch Tech Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Silicon Touch Tech Inc filed Critical Silicon Touch Tech Inc
Priority to EP07004071.2A priority Critical patent/EP1965608B1/en
Publication of EP1965608A1 publication Critical patent/EP1965608A1/en
Application granted granted Critical
Publication of EP1965608B1 publication Critical patent/EP1965608B1/en
Not-in-force legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B47/00Circuit arrangements for operating light sources in general, i.e. where the type of light source is not relevant
    • H05B47/10Controlling the light source
    • H05B47/175Controlling the light source by remote control
    • H05B47/18Controlling the light source by remote control via data-bus transmission
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/30Driver circuits

Definitions

  • the present invention relates to a control circuit according to the pre-characterizing clause of claim 1.
  • the parallel control scheme utilizes electronic lines to connect all independent lamp apparatuses and a system controller respectively.
  • the disadvantage is that the parallel control scheme costs a lot of electronic lines and results in a problem for settling lamp apparatuses.
  • the problem is that distances between the lamp apparatuses and the system controller are different since not all lamp apparatuses are distributed over the same area.
  • the address control scheme gives all lamp apparatuses different addresses such that the system controller can control a specific lamp apparatus by using an address corresponding to the specific lamp apparatus; however, transmitting controlling signals and address signals for the address control scheme to control lamp apparatuses is necessary.
  • the series control scheme adds a control circuit on each lamp apparatus and uses electronic lines to connect one lamp apparatus to another for controlling all lamp apparatuses.
  • the disadvantage of the series control scheme is that it requires six electronic lines for control.
  • the present invention aims at providing a control circuit that utilizes an input data signal and a clock signal to generate a latch signal automatically for controlling an LED device.
  • the claimed control circuit includes at least a first control module.
  • the first control module includes a shift register unit, a latch register unit, an LED driving circuit, and a latch signal generator.
  • the shift register unit is coupled to the input data signal and the clock signal, and the shift register unit includes at least a shift register triggered by the clock signal to buffer data transmitted in the input data signal.
  • the latch register unit is coupled to the shift register unit, and the latch register unit includes at least a latch register triggered by a latch signal to latch data buffered by the shift register.
  • the LED driving circuit is coupled to the latch register unit and used for driving the LED device according to data latched by the latch register.
  • the latch signal generator is coupled to the input data signal and the clock signal, and used for generating the latch signal according to the input data signal and the clock signal.
  • Fig. 1 is a diagram of a prior art LED system 100.
  • the LED system 100 comprises a plurality of LED devices 102, 104, 106. It is necessary for the LED devices 102, 104, 106 to connect themselves to the power supply voltage level V cc , ground voltage level V ss , data signal DAT, clock signal CLK, latch signal LAT, and the enable signal EN.
  • extra buffer amplifiers are added in the LED system 100 to prevent the data signal DAT, clock signal CLK, latch signal LAT, and enable signal EN respectively from degrading.
  • Fig. 2 is a diagram of another prior art LED system 200 using the PWM technology. As shown in Fig. 2 , only four electronic lines, including the power supply voltage level V cc , ground voltage level V ss , data signal DAT, and the clock signal CLK, are needed for controlling the LED devices 202, 204, 206 within the LED system 200.
  • the purpose of the PWM technology is to reduce the above-mentioned large amount data for transmission.
  • Generating the latch signal automatically can be achieved by utilizing a clock loss detection circuit to detect the clock signal for checking if the clock signal is not received in a detection period. If the clock signal is not received in the detection period, the latch signal will be generated to control the LED devices.
  • the detection period cannot be changed, however, since the detection period has to be set in advance for the clock loss detection circuit to detect the clock signal. The system will waste a lot of time for waiting if the detection period is too long. Oppositely, if the detection period is too short, the minimum input frequency of the clock signal will be limited.
  • the latch signal will be generated easily by unexpected events, and therefore the LED devices are erroneously enabled. It is hard for the system to control the LED devices precisely.
  • Fig. 3 is a diagram of an embodiment of a control circuit 300 applied in an LED device 302 according to the present invention.
  • the control circuit 300 comprising a plurality of control modules and a micro-controller 308, is utilized for controlling the LED device 302.
  • the first and second control modules 304, 306 are coupled together to form a series connection structure; however, in other embodiments of the present invention, a plurality of first control modules 304 can be coupled together to form another series connection structure before coupling to the second control module 306.
  • the micro-controller 308 is utilized for generating an input data signal DAT and filling a specific data pattern into the input data signal DAT after a driving data in the input data signal DAT. Additionally, the micro-controller 308 further generates a clock signal CLK and controls the clock signal CLK to remain at a specific logic level during a predetermined time.
  • the first control module 304 comprises a shift register unit 312, a latch register unit 314, an LED driving circuit 316, a latch signal generator 318, a multiplexer 319, a first output buffer 321, and a second output buffer 322.
  • the shift register unit 312 comprising a plurality of shift registers 320a, 320b, and 320c, is triggered by the clock signal CLK for buffering data transmitted in the input data signal DAT.
  • the shift register 320a will output data registered within itself to the shift register 320b and receive data from its input end for registering the received data in itself when being triggered by the clock signal CLK. Since the operation and function of the shift register is well known to those skilled in the art, it is not detailed for brevity.
  • the latch register unit 314 comprises a plurality of latch registers 322a, 322b, and 322c, which are triggered by a latch signal LAT for latching data registered by corresponding shift registers 320a, 320b, and 320c, respectively.
  • a latch signal LAT for latching data registered by corresponding shift registers 320a, 320b, and 320c, respectively.
  • FIG. 3 This is not a limitation of the present invention, however. That is to say, the numbers of shift registers and latch registers adopted in each control module can be designed according to different requirements.
  • the LED driving circuit 316 is utilized for driving the LED device 302 according to the data latched within the latch registers 322a, 322b, and 322c.
  • the latch signal generator 318 is utilized for generating the latch signal LAT according to the input data signal DAT and the clock signal CLK. That is to say, the latch signal generator 318 generates the latch signal LAT by detecting that the clock signal CLK remains at a specific logic level during a specific time and the specific data pattern exists in the input data signal DAT simultaneously.
  • the latch signal generator 318 also controls the multiplexer 319 to output data registered in the shift register unit 312 or the input data signal DAT selectively.
  • the first output buffer 321 and the second output buffer 323 are utilized for separately buffering an output of the multiplexer 319 and the clock signal CLK to ensure a signal at the input end of a next control module coupled to the first control module 304 (for example, the second control module 306) does not degrade.
  • the first and second output buffers 312, 323 also provide a fixed delay time between the input data signal DAT and the clock signal CLK to avoid any phase shift between the input data signal DAT and the clock signal CLK so that the control circuit 300 can be always stabilized.
  • the second control module 306 comprises all elements within the first control module 304 except the multiplexer 319, the first output buffer 321, and the second output buffer 323.
  • the operation and names of elements in the second control module 306 are not detailed further for brevity.
  • Fig. 4 is a timing diagram of the input data signal DAT, the clock signal CLK, and the latch signal LAT utilized by the control circuit 300 shown in Fig. 3 .
  • shift registers are triggered by the rising edge of the clock signal CLK.
  • shift registers can be triggered by other means, for example they can be triggered by the falling edge of the clock signal CLK. This is not a limitation of the present invention.
  • the micro-controller 308 continues generating the input data signal DAT having a driving data DAT' and outputting a normal clock signal CLK, and the multiplexer 319 outputs data registered in the shift register unit 312.
  • the shift registers in the first and second control modules 304, 306 will be triggered by the rising edge of the clock signal CLK, and the driving data in the input data signal DAT will be transmitted to the shift registers in the first control module 304 and the second control module 306 until the driving data is registered in these shift registers exactly. Therefore, before time Ti, the latch signal LAT continues to remain at a stable voltage level (e.g. a high voltage level shown in Fig. 4 ), preventing erroneous triggering of any latch register, so driving the LED driving circuit 316 to control the LED device 320 before the driving data has arrived at the corresponding shift registers does not occur.
  • a stable voltage level e.g. a high voltage level shown in Fig. 4
  • the latch signal LAT can be controlled to be remain at a stable low voltage level, preventing latching of data registered in the shift registers by the latch registers. Any specific voltage level applied in the latch signal LAT for preventing triggering of the latch registers also obeys the spirit of the present invention.
  • the micro-controller 308 controls the clock signal CLK to remain at a specific logic level (e.g. a logic level "1"; however, a logic level “0” is also suitable in other embodiments) during a predetermined time T shown in Fig. 4 .
  • the latch signal generator 318 controls the multiplexer 319 to stop outputting data registered in the shift register unit 312 and outputs the input data signal DAT directly to the second control module 306 instead.
  • a specific data pattern PAT exists in the input data signal DAT.
  • the specific data pattern PAT is a pulse signal having eight rising edges.
  • the latch signal generator 318 when the latch signal generator 318 receives the clock signal CLK at the specific logic level and the specific data pattern PAT, i.e. when the latch signal generator 318 detects the pulse signal having eight rising edges (at time T 2 ) on condition that the clock signal CLK remains at logic level "1", the latch signal generator 318 will generate the latch signal LAT having a low-level pulse to all latch registers.
  • the latch registers After receiving the latch signal LAT having low-level pulse, the latch registers latch data registered in the corresponding shift registers and drive the LED driving circuit 316 to control the operation of the LED device 302. After the predetermined time T is reached, the clock signal CLK will become normal and another driving data in the input data signal DAT will be transmitted to all shift registers for controlling the LED device 302. According to the above-mentioned description, if the frequency of the specific data pattern PAT is higher, an interval between timings for generating the latch signal LAT and time T 1 becomes shorter. Therefore, the problem of a long transmission waiting time is solved.
  • the timing of generating the latch signal LAT can be designed according to the situation of the system loading in any time since the clock signal CLK and the input data signal DAT are controlled by the micro-controller 308. For this reason, the operating frequency of the clock signal CLK is not limited by a minimum input frequency compared to the prior art. Consequently, the control circuit 300 has better elasticity and reliability than conventional systems. Finally, the control circuit 300 only needs four electronic lines for providing the power supply voltage level V cc and ground voltage level V ss , and for transmitting the input data signal DAT and the clock signal CLK to control the LED device 302. Please note that the shift register unit 312, latch register unit 314, LED driving circuit 316, and the latch signal generator 318 can be integrated within a single chip for achieving the goal of circuit integration.
  • any scheme for controlling the LED device 302 according to the input data signal DAT and the clock signal CLK obeys the spirit of the present invention.
  • Detecting the specific data pattern PAT is not limited to only detecting the rising edges of the specific data pattern PAT.
  • detecting falling edges of the specific data pattern PAT is also suitable.
  • detecting the rising edges of the specific data pattern PAT is not limited to only detecting eight rising edges of the specific data pattern PAT; any method of detecting the specific data pattern PAT (e.g. counting signal level transitions or measuring the frequency of the specific data pattern) is suitable for the present invention. Therefore, the waveform of the specific data pattern PAT can be designed according to different requirements, i.e.
  • any designed signal can be used as the specific data pattern PAT, providing it can be detected by the latch signal generator 318. Any modification of the specific data pattern PAT also belongs to the scope of the present invention.
  • the latch registers latch data registered in the corresponding shift registers when receiving the latch signal LAT having the low-level pulse.
  • the latch registers can also latch data registered in the corresponding shift registers when receiving a rising edge of the latch signal LAT or a falling edge of the latch signal LAT. This also obeys the spirit of the present invention.

Abstract

A control circuit (300) for controlling an LED device (302) according to an input data signal and a clock signal is disclosed. The control circuit (300) includes at least one first control module (304). The first control module (304) includes a shift register unit (312), a latch register unit (314), an LED driving circuit (316), and a latch signal generator (318). The shift register unit (312) includes at least one shift register (320a, 320b, 320c) and is triggered by the clock signal for buffering data transmitted in the input data signal. The latch register unit (314) includes at least one latch register (322a, 322b, 322c) and is triggered by a latch signal for latching data buffered by the shift register (320a, 320b, 320c). The LED driving circuit (316) is utilized for driving the LED device (302) according to data latched by the latch register (322a, 322b, 322c). The latch signal generator (318) is used to generate the latch signal according to the input data signal and the clock signal.

Description

  • The present invention relates to a control circuit according to the pre-characterizing clause of claim 1.
  • At present, there exist three conventional schemes for controlling an LED device, including a parallel control scheme, an address control scheme, and a series control scheme respectively. The parallel control scheme utilizes electronic lines to connect all independent lamp apparatuses and a system controller respectively. The disadvantage, however, is that the parallel control scheme costs a lot of electronic lines and results in a problem for settling lamp apparatuses. The problem is that distances between the lamp apparatuses and the system controller are different since not all lamp apparatuses are distributed over the same area. The address control scheme gives all lamp apparatuses different addresses such that the system controller can control a specific lamp apparatus by using an address corresponding to the specific lamp apparatus; however, transmitting controlling signals and address signals for the address control scheme to control lamp apparatuses is necessary. This causes problems when producing, settling, and maintaining lamp apparatuses. The series control scheme adds a control circuit on each lamp apparatus and uses electronic lines to connect one lamp apparatus to another for controlling all lamp apparatuses. The disadvantage of the series control scheme is that it requires six electronic lines for control.
  • This in mind, the present invention aims at providing a control circuit that utilizes an input data signal and a clock signal to generate a latch signal automatically for controlling an LED device.
  • This is achieved by a control circuit according to claim 1. The respective dependent claims pertain to corresponding further development and improvements.
  • As will be seen more clearly from the detailed description following below, the claimed control circuit includes at least a first control module. The first control module includes a shift register unit, a latch register unit, an LED driving circuit, and a latch signal generator. The shift register unit is coupled to the input data signal and the clock signal, and the shift register unit includes at least a shift register triggered by the clock signal to buffer data transmitted in the input data signal. The latch register unit is coupled to the shift register unit, and the latch register unit includes at least a latch register triggered by a latch signal to latch data buffered by the shift register. The LED driving circuit is coupled to the latch register unit and used for driving the LED device according to data latched by the latch register. The latch signal generator is coupled to the input data signal and the clock signal, and used for generating the latch signal according to the input data signal and the clock signal.
  • In the following, the invention is further illustrated by way of example, taking reference to the accompanying drawings. Thereof
    • Fig. 1 is a diagram of a prior art LED system;
    • Fig. 2 is a diagram of another prior art LED system using PWM technology;
    • Fig. 3 is a diagram of an embodiment of a control circuit applied in an LED device according to the present invention; and
    • Fig. 4 is a timing diagram of the input data signal, clock signal, and the latch signal utilized by the control circuit shown in Fig. 3.
  • Please refer to Fig. 1. Fig. 1 is a diagram of a prior art LED system 100. As shown in Fig. 1, the LED system 100 comprises a plurality of LED devices 102, 104, 106. It is necessary for the LED devices 102, 104, 106 to connect themselves to the power supply voltage level Vcc, ground voltage level Vss, data signal DAT, clock signal CLK, latch signal LAT, and the enable signal EN. In order to prevent signals from degrading caused by the series connection structure, extra buffer amplifiers are added in the LED system 100 to prevent the data signal DAT, clock signal CLK, latch signal LAT, and enable signal EN respectively from degrading. Recently, the Pulse Width Modulation (PWM) technology has been applied to controlling LED devices. One of the advantages of the PWM technology is to reduce a large amount of driving data. More and more system designers incline to (prefer to) utilize the PWM technology for generating the latch signal automatically instead of using the manual latch signal and the enable signal simultaneously. Please refer to Fig. 2. Fig. 2 is a diagram of another prior art LED system 200 using the PWM technology. As shown in Fig. 2, only four electronic lines, including the power supply voltage level Vcc, ground voltage level Vss, data signal DAT, and the clock signal CLK, are needed for controlling the LED devices 202, 204, 206 within the LED system 200. The purpose of the PWM technology is to reduce the above-mentioned large amount data for transmission. Generating the latch signal automatically can be achieved by utilizing a clock loss detection circuit to detect the clock signal for checking if the clock signal is not received in a detection period. If the clock signal is not received in the detection period, the latch signal will be generated to control the LED devices. The detection period cannot be changed, however, since the detection period has to be set in advance for the clock loss detection circuit to detect the clock signal. The system will waste a lot of time for waiting if the detection period is too long. Oppositely, if the detection period is too short, the minimum input frequency of the clock signal will be limited. The latch signal will be generated easily by unexpected events, and therefore the LED devices are erroneously enabled. It is hard for the system to control the LED devices precisely.
  • Please refer to Fig. 3. Fig. 3 is a diagram of an embodiment of a control circuit 300 applied in an LED device 302 according to the present invention. As shown in Fig. 3, the control circuit 300, comprising a plurality of control modules and a micro-controller 308, is utilized for controlling the LED device 302. Please note that, although only a first control module 304 and a second control module 306 are shown in Fig. 3, this is not a limitation of the present invention. In this embodiment, the first and second control modules 304, 306 are coupled together to form a series connection structure; however, in other embodiments of the present invention, a plurality of first control modules 304 can be coupled together to form another series connection structure before coupling to the second control module 306. This circuit configuration also belongs to the scope of the present invention. The micro-controller 308 is utilized for generating an input data signal DAT and filling a specific data pattern into the input data signal DAT after a driving data in the input data signal DAT. Additionally, the micro-controller 308 further generates a clock signal CLK and controls the clock signal CLK to remain at a specific logic level during a predetermined time. In this embodiment, the first control module 304 comprises a shift register unit 312, a latch register unit 314, an LED driving circuit 316, a latch signal generator 318, a multiplexer 319, a first output buffer 321, and a second output buffer 322. The shift register unit 312, comprising a plurality of shift registers 320a, 320b, and 320c, is triggered by the clock signal CLK for buffering data transmitted in the input data signal DAT. For example, the shift register 320a will output data registered within itself to the shift register 320b and receive data from its input end for registering the received data in itself when being triggered by the clock signal CLK. Since the operation and function of the shift register is well known to those skilled in the art, it is not detailed for brevity. The latch register unit 314 comprises a plurality of latch registers 322a, 322b, and 322c, which are triggered by a latch signal LAT for latching data registered by corresponding shift registers 320a, 320b, and 320c, respectively. Please note that only three shift registers and three latch registers are shown in Fig. 3. This is not a limitation of the present invention, however. That is to say, the numbers of shift registers and latch registers adopted in each control module can be designed according to different requirements.
  • The LED driving circuit 316 is utilized for driving the LED device 302 according to the data latched within the latch registers 322a, 322b, and 322c. In this embodiment, the latch signal generator 318 is utilized for generating the latch signal LAT according to the input data signal DAT and the clock signal CLK. That is to say, the latch signal generator 318 generates the latch signal LAT by detecting that the clock signal CLK remains at a specific logic level during a specific time and the specific data pattern exists in the input data signal DAT simultaneously. In addition, the latch signal generator 318 also controls the multiplexer 319 to output data registered in the shift register unit 312 or the input data signal DAT selectively. The first output buffer 321 and the second output buffer 323 are utilized for separately buffering an output of the multiplexer 319 and the clock signal CLK to ensure a signal at the input end of a next control module coupled to the first control module 304 (for example, the second control module 306) does not degrade. Moreover, the first and second output buffers 312, 323 also provide a fixed delay time between the input data signal DAT and the clock signal CLK to avoid any phase shift between the input data signal DAT and the clock signal CLK so that the control circuit 300 can be always stabilized. Please note that, if the second control module 306 does not need to transmit signals to a next control module coupled to itself, the second control module 306 comprises all elements within the first control module 304 except the multiplexer 319, the first output buffer 321, and the second output buffer 323. The operation and names of elements in the second control module 306 are not detailed further for brevity.
  • Please refer to Fig. 4. Fig. 4 is a timing diagram of the input data signal DAT, the clock signal CLK, and the latch signal LAT utilized by the control circuit 300 shown in Fig. 3. In this embodiment, it is assumed that shift registers are triggered by the rising edge of the clock signal CLK. In other embodiments, however, shift registers can be triggered by other means, for example they can be triggered by the falling edge of the clock signal CLK. This is not a limitation of the present invention. As shown in Fig. 4, before time Ti, the micro-controller 308 continues generating the input data signal DAT having a driving data DAT' and outputting a normal clock signal CLK, and the multiplexer 319 outputs data registered in the shift register unit 312. The shift registers in the first and second control modules 304, 306 will be triggered by the rising edge of the clock signal CLK, and the driving data in the input data signal DAT will be transmitted to the shift registers in the first control module 304 and the second control module 306 until the driving data is registered in these shift registers exactly. Therefore, before time Ti, the latch signal LAT continues to remain at a stable voltage level (e.g. a high voltage level shown in Fig. 4), preventing erroneous triggering of any latch register, so driving the LED driving circuit 316 to control the LED device 320 before the driving data has arrived at the corresponding shift registers does not occur. In other embodiments of the present invention, according to different schemes for triggering the latch registers, the latch signal LAT can be controlled to be remain at a stable low voltage level, preventing latching of data registered in the shift registers by the latch registers. Any specific voltage level applied in the latch signal LAT for preventing triggering of the latch registers also obeys the spirit of the present invention.
  • When the driving data has arrived at the corresponding shift registers (e.g. the transmission of the driving data is just finished at time T1), the micro-controller 308 controls the clock signal CLK to remain at a specific logic level (e.g. a logic level "1"; however, a logic level "0" is also suitable in other embodiments) during a predetermined time T shown in Fig. 4. At this time, by receiving the clock signal CLK at the logic level "1 ", the latch signal generator 318 controls the multiplexer 319 to stop outputting data registered in the shift register unit 312 and outputs the input data signal DAT directly to the second control module 306 instead.
  • For the time being, a specific data pattern PAT exists in the input data signal DAT. In this embodiment, the specific data pattern PAT is a pulse signal having eight rising edges. For an example of the latch signal generator 318, when the latch signal generator 318 receives the clock signal CLK at the specific logic level and the specific data pattern PAT, i.e. when the latch signal generator 318 detects the pulse signal having eight rising edges (at time T2) on condition that the clock signal CLK remains at logic level "1", the latch signal generator 318 will generate the latch signal LAT having a low-level pulse to all latch registers. After receiving the latch signal LAT having low-level pulse, the latch registers latch data registered in the corresponding shift registers and drive the LED driving circuit 316 to control the operation of the LED device 302. After the predetermined time T is reached, the clock signal CLK will become normal and another driving data in the input data signal DAT will be transmitted to all shift registers for controlling the LED device 302. According to the above-mentioned description, if the frequency of the specific data pattern PAT is higher, an interval between timings for generating the latch signal LAT and time T1 becomes shorter. Therefore, the problem of a long transmission waiting time is solved. Additionally, the timing of generating the latch signal LAT can be designed according to the situation of the system loading in any time since the clock signal CLK and the input data signal DAT are controlled by the micro-controller 308. For this reason, the operating frequency of the clock signal CLK is not limited by a minimum input frequency compared to the prior art. Consequently, the control circuit 300 has better elasticity and reliability than conventional systems. Finally, the control circuit 300 only needs four electronic lines for providing the power supply voltage level Vcc and ground voltage level Vss, and for transmitting the input data signal DAT and the clock signal CLK to control the LED device 302. Please note that the shift register unit 312, latch register unit 314, LED driving circuit 316, and the latch signal generator 318 can be integrated within a single chip for achieving the goal of circuit integration.
  • Please note that any scheme for controlling the LED device 302 according to the input data signal DAT and the clock signal CLK obeys the spirit of the present invention. Detecting the specific data pattern PAT is not limited to only detecting the rising edges of the specific data pattern PAT. For example, detecting falling edges of the specific data pattern PAT is also suitable. In addition, detecting the rising edges of the specific data pattern PAT is not limited to only detecting eight rising edges of the specific data pattern PAT; any method of detecting the specific data pattern PAT (e.g. counting signal level transitions or measuring the frequency of the specific data pattern) is suitable for the present invention. Therefore, the waveform of the specific data pattern PAT can be designed according to different requirements, i.e. any designed signal can be used as the specific data pattern PAT, providing it can be detected by the latch signal generator 318. Any modification of the specific data pattern PAT also belongs to the scope of the present invention. Moreover, in this embodiment, the latch registers latch data registered in the corresponding shift registers when receiving the latch signal LAT having the low-level pulse. However, the latch registers can also latch data registered in the corresponding shift registers when receiving a rising edge of the latch signal LAT or a falling edge of the latch signal LAT. This also obeys the spirit of the present invention.
  • For completeness, various aspects of the invention are set out in the following numbered clauses:
    1. 1. A control circuit for controlling a Light Emitting Diode (LED) device according to an input data signal and a clock signal, comprising:
      • at least a first control module, comprising:
        • a shift register unit, coupled to the input data signal and the clock signal, the shift register unit comprising at least a shift register triggered by the clock signal to buffer data transmitted in the input data signal;
        • a latch register unit, coupled to the shift register unit, the latch register unit comprising at least a latch register triggered by a latch signal to latch data buffered by the shift register;
        • an LED driving circuit, coupled to the latch register unit, for driving the LED device according to data latched by the latch register; and
        • a latch signal generator, coupled to the input data signal and the clock signal, for generating the latch signal according to the input data signal and the clock signal.
    2. 2. The control circuit of clause 1, further comprising:
      • a micro-controller, coupled to the first control module, for generating the input data signal and the clock signal, where the micro-controller stuffs the input data signal with a specific data pattern and controls the clock signal to remain at a specific logic level during a predetermined time;
      wherein the latch signal generator generates the latch signal when detecting that the clock signal remains at the specific logic level and the specific data pattern exists in the input data signal.
    3. 3. The control circuit of clause 2, wherein the latch signal generator counts at least a specific number of signal edges corresponding to at least one edge type in the input data signal to detect the specific data pattern when the clock signal remains at the specific logic level during the predetermined time, and the latch signal generator generates the latch signal when the number of signal edges reaches a predetermined value.
    4. 4. The control circuit of clause 2, wherein the micro-controller fills the specific data pattern into the input data signal after a driving data and controls the clock signal to remain at the specific logic level after the driving data is transmitted completely.
    5. 5. The control circuit of clause 2, being coupled to a second control module serially connected to the first control module, wherein the first control module further comprises:
      • a multiplexer, coupled to the shift register unit and the input data signal, for selectively outputting data buffered in the shift register unit or the input data signal to be an input data signal of the second control module.
    6. 6. The control circuit of clause 5, wherein the multiplexer chooses to transmit the input data signal into the second control module directly after the clock signal remains at the specific logic level, and the multiplexer chooses to transmit data buffered in the shift register unit into the second control module after the latch signal generator generates the latch signal.
    7. 7. The control circuit of clause 6, wherein the latch signal generator outputs a selection control signal to the multiplexer during the predetermined time that the clock signal remains at the specific logic level for controlling the multiplexer to transmit the input data signal into the second control module directly.
    8. 8. The control circuit of clause 5, wherein the first control module further comprises:
      • a first output buffer, coupled to the multiplexer, for buffering an output of the multiplexer transmitted to the second control module; and
      • a second output buffer, coupled to the clock signal, for buffering the clock signal transmitted to the second control module.
    9. 9. The control circuit of clause 1, wherein the shift register unit, the latch register unit, the LED driving circuit, and the latch signal generator are integrated in an integrated circuit.
    10. 10. The control circuit of clause 1, utilizing only four electronic lines for providing a power supply voltage, a ground voltage, the input data signal, and the clock signal to control the LED device.
  • All combinations and sub-combinations of the above-described features also belong to the invention.

Claims (10)

  1. A control circuit (300) for controlling a Light Emitting Diode (LED) device (302) according to an input data signal and a clock signal, characterized by:
    at least a first control module (304), comprising:
    a shift register unit (312), coupled to the input data signal and the clock signal, the shift register unit (312) comprising at least a shift register (320a, 320b, 320c) triggered by the clock signal to buffer data transmitted in the input data signal;
    a latch register unit (314), coupled to the shift register unit (312), the latch register unit (314) comprising at least a latch register (322a, 322b, 322c) triggered by a latch signal to latch data buffered by the shift register;
    an LED driving circuit (316), coupled to the latch register unit (314), for driving the LED device (302) according to data latched by the latch register (322a, 322b, 322c); and
    a latch signal generator (318), coupled to the input data signal and the clock signal, for generating the latch signal according to the input data signal and the clock signal.
  2. The control circuit (300) of claim 1, characterized in that the control circuit (300) further comprises:
    a micro-controller (308), coupled to the first control module (304), for generating the input data signal and the clock signal, where the micro-controller (308) stuffs the input data signal with a specific data pattern and controls the clock signal to remain at a specific logic level during a predetermined time; wherein the latch signal generator (318) generates the latch signal when detecting that the clock signal remains at the specific logic level and the specific data pattern exists in the input data signal.
  3. The control circuit (300) of claim 2, characterized in that the latch signal generator (318) counts at least a specific number of signal edges corresponding to at least one edge type in the input data signal to detect the specific data pattern when the clock signal remains at the specific logic level during the predetermined time, and the latch signal generator (318) generates the latch signal when the number of signal edges reaches a predetermined value.
  4. The control circuit (300) of claim 2, characterized in that the micro-controller (318) fills the specific data pattern into the input data signal after a driving data and controls the clock signal to remain at the specific logic level after the driving data is transmitted completely.
  5. The control circuit (300) of claim 2, characterized in that the control circuit (300) is coupled to a second control module (306) serially connected to the first control module (304), and the first control module (304) further comprises:
    a multiplexer (319), coupled to the shift register unit (312) and the input data signal, for selectively outputting data buffered in the shift register unit (312) or the input data signal to be an input data signal of the second control module (306).
  6. The control circuit (300) of claim 5, characterized in that the multiplexer (319) chooses to transmit the input data signal into the second control module (306) directly after the clock signal remains at the specific logic level, and the multiplexer (319) chooses to transmit data buffered in the shift register unit (312) into the second control module (306) after the latch signal generator (318) generates the latch signal.
  7. The control circuit (300) of claim 6, characterized in that the latch signal generator (318) outputs a selection control signal to the multiplexer (319) during the predetermined time that the clock signal remains at the specific logic level for controlling the multiplexer (319) to transmit the input data signal into the second control module (306) directly.
  8. The control circuit (300) of claim 5, characterized in that the first control module (304) further comprises:
    a first output buffer (321), coupled to the multiplexer (319), for buffering an output of the multiplexer (319) transmitted to the second control module (306); and
    a second output buffer (323), coupled to the clock signal, for buffering the clock signal transmitted to the second control module (306).
  9. The control circuit (300) of claim 1, characterized in that the shift register unit (312), the latch register unit (314), the LED driving circuit (316), and the latch signal generator (318) are integrated in an integrated circuit.
  10. The control circuit (300) of claim 1, characterized in that the control circuit (300) utilizes only four electronic lines for providing a power supply voltage, a ground voltage, the input data signal, and the clock signal to control the LED device (302).
EP07004071.2A 2007-02-27 2007-02-27 Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal Not-in-force EP1965608B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP07004071.2A EP1965608B1 (en) 2007-02-27 2007-02-27 Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
EP07004071.2A EP1965608B1 (en) 2007-02-27 2007-02-27 Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal

Publications (2)

Publication Number Publication Date
EP1965608A1 true EP1965608A1 (en) 2008-09-03
EP1965608B1 EP1965608B1 (en) 2015-03-25

Family

ID=38290173

Family Applications (1)

Application Number Title Priority Date Filing Date
EP07004071.2A Not-in-force EP1965608B1 (en) 2007-02-27 2007-02-27 Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal

Country Status (1)

Country Link
EP (1) EP1965608B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102044216A (en) * 2010-09-14 2011-05-04 杭州士兰微电子股份有限公司 LED display system and LED driving circuits
EP2408267A1 (en) * 2010-07-16 2012-01-18 Macroblock, Inc. Serial controller and bi-directional serial controller for LED lights
CN102340909A (en) * 2010-07-23 2012-02-01 聚积科技股份有限公司 Serial controller and serial bidirectional controller
CN109839672A (en) * 2017-11-24 2019-06-04 合肥欣奕华智能机器有限公司 A kind of photoelectric detection system and signal synchronizing method
CN116884358A (en) * 2023-09-05 2023-10-13 中科(深圳)无线半导体有限公司 Mini LED driving chip capable of realizing single-sided wiring and backlight system

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060125425A1 (en) 2004-12-15 2006-06-15 Star-Reach Corporation Serially connected LED lamps control device

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060125425A1 (en) 2004-12-15 2006-06-15 Star-Reach Corporation Serially connected LED lamps control device

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2408267A1 (en) * 2010-07-16 2012-01-18 Macroblock, Inc. Serial controller and bi-directional serial controller for LED lights
CN102340909A (en) * 2010-07-23 2012-02-01 聚积科技股份有限公司 Serial controller and serial bidirectional controller
CN102340909B (en) * 2010-07-23 2014-01-15 聚积科技股份有限公司 Serial controller and serial bidirectional controller
CN102044216A (en) * 2010-09-14 2011-05-04 杭州士兰微电子股份有限公司 LED display system and LED driving circuits
CN102044216B (en) * 2010-09-14 2013-03-20 杭州士兰微电子股份有限公司 LED display system and LED driving circuits
CN109839672A (en) * 2017-11-24 2019-06-04 合肥欣奕华智能机器有限公司 A kind of photoelectric detection system and signal synchronizing method
CN116884358A (en) * 2023-09-05 2023-10-13 中科(深圳)无线半导体有限公司 Mini LED driving chip capable of realizing single-sided wiring and backlight system
CN116884358B (en) * 2023-09-05 2023-11-17 中科(深圳)无线半导体有限公司 Mini LED driving chip capable of realizing single-sided wiring and backlight system

Also Published As

Publication number Publication date
EP1965608B1 (en) 2015-03-25

Similar Documents

Publication Publication Date Title
US7719527B2 (en) LED control circuit for automatically generating latch signal
US8324824B2 (en) 1-wire communication protocol and interface circuit
JP4773742B2 (en) 2-wire interface between chips
US7636806B2 (en) Electronic system and method for sending or receiving a signal
EP1965608B1 (en) Control circuit for automatically generating latch signal to control LED device according to input data signal and clock signal
US8948209B2 (en) Transmission over an 12C bus
US8391433B2 (en) Flow controlled pulsed serial link
CN103633961A (en) Glitch filter circuit and method
JP2010537554A (en) Clockless serialization using a delay circuit
US20070061496A1 (en) Electronic apparatus provided with electronic devices for serial communication and serial communication method
US8342620B2 (en) Driving device, recording head, and apparatus using the same
US5793363A (en) Flat panel display driver
US8018445B2 (en) Serial data input system
CN114003541A (en) Universal IIC bus circuit and transmission method thereof
US6728144B2 (en) Method and circuit configuration for generating a data strobe signal for very fast semiconductor memory systems
JPH0936922A (en) Digital signal modulating system
US8234530B2 (en) Serial interface device built-in self test
US8307126B2 (en) Output pin expansion using shift register receiving data bit each software counted clock for parallel output strobe
US20070296464A1 (en) Methods and apparatus for serially connected devices
US7449707B2 (en) Optical coupling device and electronic apparatus using same that transmits a signal with two light emitting elements and one or two light receiving elements
TWI412230B (en) Register circuit
US20130028338A1 (en) 1-Wire Communication Protocol and Interface Circuit for High Voltage Applications
CN1451120A (en) Parallel Terminated bus system
US7336209B2 (en) Method and device for data transmission
US20230155586A1 (en) Driving device and driving method

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR

AX Request for extension of the european patent

Extension state: AL BA HR MK RS

17P Request for examination filed

Effective date: 20090303

17Q First examination report despatched

Effective date: 20090403

AKX Designation fees paid

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

INTG Intention to grant announced

Effective date: 20141202

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI SK TR

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REG Reference to a national code

Ref country code: IE

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602007040748

Country of ref document: DE

Effective date: 20150507

REG Reference to a national code

Ref country code: AT

Ref legal event code: REF

Ref document number: 718513

Country of ref document: AT

Kind code of ref document: T

Effective date: 20150515

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: LT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

REG Reference to a national code

Ref country code: AT

Ref legal event code: MK05

Ref document number: 718513

Country of ref document: AT

Kind code of ref document: T

Effective date: 20150325

REG Reference to a national code

Ref country code: LT

Ref legal event code: MG4D

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LV

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: GR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150626

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: PT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150727

Ref country code: SK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: EE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: RO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: CZ

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150725

Ref country code: PL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: AT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602007040748

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20160105

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: BE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160229

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160227

Ref country code: MC

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20160227

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160229

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160229

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20161028

REG Reference to a national code

Ref country code: IE

Ref legal event code: MM4A

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160227

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160227

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160229

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CY

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

Ref country code: HU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO

Effective date: 20070227

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: TR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BG

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20150325

REG Reference to a national code

Ref country code: DE

Ref legal event code: R079

Ref document number: 602007040748

Country of ref document: DE

Free format text: PREVIOUS MAIN CLASS: H05B0033080000

Ipc: H05B0045000000

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20200227

Year of fee payment: 14

REG Reference to a national code

Ref country code: DE

Ref legal event code: R119

Ref document number: 602007040748

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20210901